p2020ds.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include <fsl_mdio.h>
  37. #include <tsec.h>
  38. #include <asm/fsl_law.h>
  39. #include <netdev.h>
  40. #include "../common/ngpixis.h"
  41. #include "../common/sgmii_riser.h"
  42. DECLARE_GLOBAL_DATA_PTR;
  43. int board_early_init_f(void)
  44. {
  45. #ifdef CONFIG_MMC
  46. ccsr_gur_t *gur = (ccsr_gur_t *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  47. setbits_be32(&gur->pmuxcr,
  48. (MPC85xx_PMUXCR_SDHC_CD |
  49. MPC85xx_PMUXCR_SDHC_WP));
  50. #endif
  51. return 0;
  52. }
  53. int checkboard(void)
  54. {
  55. u8 sw;
  56. puts("Board: P2020DS ");
  57. #ifdef CONFIG_PHYS_64BIT
  58. puts("(36-bit addrmap) ");
  59. #endif
  60. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  61. in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
  62. sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
  63. sw = (sw & PIXIS_LBMAP_MASK) >> PIXIS_LBMAP_SHIFT;
  64. if (sw < 0x8)
  65. /* The lower two bits are the actual vbank number */
  66. printf("vBank: %d\n", sw & 3);
  67. else
  68. puts("Promjet\n");
  69. return 0;
  70. }
  71. #if !defined(CONFIG_DDR_SPD)
  72. /*
  73. * Fixed sdram init -- doesn't use serial presence detect.
  74. */
  75. phys_size_t fixed_sdram(void)
  76. {
  77. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  78. uint d_init;
  79. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  80. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  81. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  82. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  83. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  84. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
  85. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  86. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  87. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  88. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  89. ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
  90. ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
  91. ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
  92. ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
  93. ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
  94. if (!strcmp("performance", getenv("perf_mode"))) {
  95. /* Performance Mode Values */
  96. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
  97. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
  98. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
  99. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
  100. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
  101. asm("sync;isync");
  102. udelay(500);
  103. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
  104. } else {
  105. /* Stable Mode Values */
  106. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  107. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  108. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  109. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  110. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  111. /* ECC will be assumed in stable mode */
  112. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  113. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  114. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  115. asm("sync;isync");
  116. udelay(500);
  117. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  118. }
  119. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  120. d_init = 1;
  121. debug("DDR - 1st controller: memory initializing\n");
  122. /*
  123. * Poll until memory is initialized.
  124. * 512 Meg at 400 might hit this 200 times or so.
  125. */
  126. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  127. udelay(1000);
  128. debug("DDR: memory initialized\n\n");
  129. asm("sync; isync");
  130. udelay(500);
  131. #endif
  132. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  133. CONFIG_SYS_SDRAM_SIZE * 1024 * 1024,
  134. LAW_TRGT_IF_DDR) < 0) {
  135. printf("ERROR setting Local Access Windows for DDR\n");
  136. return 0;
  137. };
  138. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  139. }
  140. #endif
  141. #ifdef CONFIG_PCI
  142. void pci_init_board(void)
  143. {
  144. fsl_pcie_init_board(0);
  145. }
  146. #endif
  147. int board_early_init_r(void)
  148. {
  149. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  150. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  151. /*
  152. * Remap Boot flash + PROMJET region to caching-inhibited
  153. * so that flash can be erased properly.
  154. */
  155. /* Flush d-cache and invalidate i-cache of any FLASH data */
  156. flush_dcache();
  157. invalidate_icache();
  158. /* invalidate existing TLB entry for flash + promjet */
  159. disable_tlb(flash_esel);
  160. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  161. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  162. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  163. return 0;
  164. }
  165. #ifdef CONFIG_TSEC_ENET
  166. int board_eth_init(bd_t *bis)
  167. {
  168. struct fsl_pq_mdio_info mdio_info;
  169. struct tsec_info_struct tsec_info[4];
  170. int num = 0;
  171. #ifdef CONFIG_TSEC1
  172. SET_STD_TSEC_INFO(tsec_info[num], 1);
  173. num++;
  174. #endif
  175. #ifdef CONFIG_TSEC2
  176. SET_STD_TSEC_INFO(tsec_info[num], 2);
  177. if (is_serdes_configured(SGMII_TSEC2)) {
  178. puts("eTSEC2 is in sgmii mode.\n");
  179. tsec_info[num].flags |= TSEC_SGMII;
  180. }
  181. num++;
  182. #endif
  183. #ifdef CONFIG_TSEC3
  184. SET_STD_TSEC_INFO(tsec_info[num], 3);
  185. if (is_serdes_configured(SGMII_TSEC3)) {
  186. puts("eTSEC3 is in sgmii mode.\n");
  187. tsec_info[num].flags |= TSEC_SGMII;
  188. }
  189. num++;
  190. #endif
  191. if (!num) {
  192. printf("No TSECs initialized\n");
  193. return 0;
  194. }
  195. #ifdef CONFIG_FSL_SGMII_RISER
  196. fsl_sgmii_riser_init(tsec_info, num);
  197. #endif
  198. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  199. mdio_info.name = DEFAULT_MII_NAME;
  200. fsl_pq_mdio_init(bis, &mdio_info);
  201. tsec_eth_init(bis, tsec_info, num);
  202. return pci_eth_init(bis);
  203. }
  204. #endif
  205. #if defined(CONFIG_OF_BOARD_SETUP)
  206. void ft_board_setup(void *blob, bd_t *bd)
  207. {
  208. phys_addr_t base;
  209. phys_size_t size;
  210. ft_cpu_setup(blob, bd);
  211. base = getenv_bootm_low();
  212. size = getenv_bootm_size();
  213. fdt_fixup_memory(blob, (u64)base, (u64)size);
  214. FT_FSL_PCI_SETUP;
  215. #ifdef CONFIG_FSL_SGMII_RISER
  216. fsl_sgmii_riser_fdt_fixup(blob);
  217. #endif
  218. }
  219. #endif