ddr.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * Copyright 2008-2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_ddr_sdram.h>
  10. #include <asm/fsl_ddr_dimm_params.h>
  11. struct board_specific_parameters {
  12. u32 n_ranks;
  13. u32 datarate_mhz_high;
  14. u32 clk_adjust;
  15. u32 cpo;
  16. u32 write_data_delay;
  17. u32 force_2T;
  18. };
  19. /*
  20. * This table contains all valid speeds we want to override with board
  21. * specific parameters. datarate_mhz_high values need to be in ascending order
  22. * for each n_ranks group.
  23. *
  24. * ranges for parameters:
  25. * wr_data_delay = 0-6
  26. * clk adjust = 0-8
  27. * cpo 2-0x1E (30)
  28. */
  29. static const struct board_specific_parameters dimm0[] = {
  30. /*
  31. * memory controller 0
  32. * num| hi| clk| cpo|wrdata|2T
  33. * ranks| mhz|adjst| | delay|
  34. */
  35. #ifdef CONFIG_FSL_DDR2
  36. {2, 549, 4, 0x1f, 2, 0},
  37. {2, 680, 4, 0x1f, 3, 0},
  38. {2, 850, 4, 0x1f, 4, 0},
  39. {1, 549, 4, 0x1f, 2, 0},
  40. {1, 680, 4, 0x1f, 3, 0},
  41. {1, 850, 4, 0x1f, 4, 0},
  42. #else
  43. {2, 850, 6, 0x1f, 4, 0},
  44. {1, 850, 4, 0x1f, 4, 0},
  45. #endif
  46. {}
  47. };
  48. void fsl_ddr_board_options(memctl_options_t *popts,
  49. dimm_params_t *pdimm,
  50. unsigned int ctrl_num)
  51. {
  52. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  53. ulong ddr_freq;
  54. int i;
  55. if (ctrl_num) {
  56. printf("Wrong parameter for controller number %d", ctrl_num);
  57. return;
  58. }
  59. if (!pdimm->n_ranks)
  60. return;
  61. /*
  62. * set odt_rd_cfg and odt_wr_cfg. If the there is only one dimm in
  63. * that controller, set odt_wr_cfg to 4 for CS0, and 0 to CS1. If
  64. * there are two dimms in the controller, set odt_rd_cfg to 3 and
  65. * odt_wr_cfg to 3 for the even CS, 0 for the odd CS.
  66. */
  67. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  68. popts->cs_local_opts[i].odt_rd_cfg = 0;
  69. popts->cs_local_opts[i].odt_wr_cfg = 1;
  70. }
  71. pbsp = dimm0;
  72. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  73. * freqency and n_banks specified in board_specific_parameters table.
  74. */
  75. ddr_freq = get_ddr_freq(0) / 1000000;
  76. while (pbsp->datarate_mhz_high) {
  77. if (pbsp->n_ranks == pdimm->n_ranks) {
  78. if (ddr_freq <= pbsp->datarate_mhz_high) {
  79. popts->clk_adjust = pbsp->clk_adjust;
  80. popts->cpo_override = pbsp->cpo;
  81. popts->write_data_delay =
  82. pbsp->write_data_delay;
  83. popts->twoT_en = pbsp->force_2T;
  84. goto found;
  85. }
  86. pbsp_highest = pbsp;
  87. }
  88. pbsp++;
  89. }
  90. if (pbsp_highest) {
  91. printf("Error: board specific timing not found "
  92. "for data rate %lu MT/s!\n"
  93. "Trying to use the highest speed (%u) parameters\n",
  94. ddr_freq, pbsp_highest->datarate_mhz_high);
  95. popts->clk_adjust = pbsp_highest->clk_adjust;
  96. popts->cpo_override = pbsp_highest->cpo;
  97. popts->write_data_delay = pbsp_highest->write_data_delay;
  98. popts->twoT_en = pbsp_highest->force_2T;
  99. } else {
  100. panic("DIMM is not supported by this board");
  101. }
  102. found:
  103. /*
  104. * Factors to consider for half-strength driver enable:
  105. * - number of DIMMs installed
  106. */
  107. popts->half_strength_driver_enable = 0;
  108. popts->wrlvl_en = 1;
  109. /* Write leveling override */
  110. popts->wrlvl_override = 1;
  111. popts->wrlvl_sample = 0xa;
  112. popts->wrlvl_start = 0x8;
  113. /* Rtt and Rtt_WR override */
  114. popts->rtt_override = 1;
  115. popts->rtt_override_value = DDR3_RTT_120_OHM;
  116. popts->rtt_wr_override_value = 0; /* Rtt_WR= dynamic ODT off */
  117. }