mpc8572ds.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include <tsec.h>
  37. #include <fsl_mdio.h>
  38. #include <netdev.h>
  39. #include "../common/sgmii_riser.h"
  40. int checkboard (void)
  41. {
  42. u8 vboot;
  43. u8 *pixis_base = (u8 *)PIXIS_BASE;
  44. puts ("Board: MPC8572DS ");
  45. #ifdef CONFIG_PHYS_64BIT
  46. puts ("(36-bit addrmap) ");
  47. #endif
  48. printf ("Sys ID: 0x%02x, "
  49. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  50. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  51. in_8(pixis_base + PIXIS_PVER));
  52. vboot = in_8(pixis_base + PIXIS_VBOOT);
  53. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  54. case PIXIS_VBOOT_LBMAP_NOR0:
  55. puts ("vBank: 0\n");
  56. break;
  57. case PIXIS_VBOOT_LBMAP_PJET:
  58. puts ("Promjet\n");
  59. break;
  60. case PIXIS_VBOOT_LBMAP_NAND:
  61. puts ("NAND\n");
  62. break;
  63. case PIXIS_VBOOT_LBMAP_NOR1:
  64. puts ("vBank: 1\n");
  65. break;
  66. }
  67. return 0;
  68. }
  69. #if !defined(CONFIG_SPD_EEPROM)
  70. /*
  71. * Fixed sdram init -- doesn't use serial presence detect.
  72. */
  73. phys_size_t fixed_sdram (void)
  74. {
  75. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  76. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  77. uint d_init;
  78. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  79. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  80. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  81. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  82. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  83. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  84. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  85. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  86. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  87. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  88. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  89. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  90. #if defined (CONFIG_DDR_ECC)
  91. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  92. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  93. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  94. #endif
  95. asm("sync;isync");
  96. udelay(500);
  97. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  98. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  99. d_init = 1;
  100. debug("DDR - 1st controller: memory initializing\n");
  101. /*
  102. * Poll until memory is initialized.
  103. * 512 Meg at 400 might hit this 200 times or so.
  104. */
  105. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  106. udelay(1000);
  107. }
  108. debug("DDR: memory initialized\n\n");
  109. asm("sync; isync");
  110. udelay(500);
  111. #endif
  112. return 512 * 1024 * 1024;
  113. }
  114. #endif
  115. #ifdef CONFIG_PCI
  116. void pci_init_board(void)
  117. {
  118. struct pci_controller *hose;
  119. fsl_pcie_init_board(0);
  120. hose = find_hose_by_cfg_addr((void *)(CONFIG_SYS_PCIE3_ADDR));
  121. if (hose) {
  122. u32 temp32;
  123. u8 uli_busno = hose->first_busno + 2;
  124. /*
  125. * Activate ULI1575 legacy chip by performing a fake
  126. * memory access. Needed to make ULI RTC work.
  127. * Device 1d has the first on-board memory BAR.
  128. */
  129. pci_hose_read_config_dword(hose, PCI_BDF(uli_busno, 0x1d, 0),
  130. PCI_BASE_ADDRESS_1, &temp32);
  131. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  132. void *p = pci_mem_to_virt(PCI_BDF(uli_busno, 0x1d, 0),
  133. temp32, 4, 0);
  134. debug(" uli1572 read to %p\n", p);
  135. in_be32(p);
  136. }
  137. }
  138. }
  139. #endif
  140. int board_early_init_r(void)
  141. {
  142. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  143. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  144. /*
  145. * Remap Boot flash + PROMJET region to caching-inhibited
  146. * so that flash can be erased properly.
  147. */
  148. /* Flush d-cache and invalidate i-cache of any FLASH data */
  149. flush_dcache();
  150. invalidate_icache();
  151. /* invalidate existing TLB entry for flash + promjet */
  152. disable_tlb(flash_esel);
  153. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  154. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  155. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  156. return 0;
  157. }
  158. #ifdef CONFIG_TSEC_ENET
  159. int board_eth_init(bd_t *bis)
  160. {
  161. struct fsl_pq_mdio_info mdio_info;
  162. struct tsec_info_struct tsec_info[4];
  163. int num = 0;
  164. #ifdef CONFIG_TSEC1
  165. SET_STD_TSEC_INFO(tsec_info[num], 1);
  166. if (is_serdes_configured(SGMII_TSEC1)) {
  167. puts("eTSEC1 is in sgmii mode.\n");
  168. tsec_info[num].flags |= TSEC_SGMII;
  169. }
  170. num++;
  171. #endif
  172. #ifdef CONFIG_TSEC2
  173. SET_STD_TSEC_INFO(tsec_info[num], 2);
  174. if (is_serdes_configured(SGMII_TSEC2)) {
  175. puts("eTSEC2 is in sgmii mode.\n");
  176. tsec_info[num].flags |= TSEC_SGMII;
  177. }
  178. num++;
  179. #endif
  180. #ifdef CONFIG_TSEC3
  181. SET_STD_TSEC_INFO(tsec_info[num], 3);
  182. if (is_serdes_configured(SGMII_TSEC3)) {
  183. puts("eTSEC3 is in sgmii mode.\n");
  184. tsec_info[num].flags |= TSEC_SGMII;
  185. }
  186. num++;
  187. #endif
  188. #ifdef CONFIG_TSEC4
  189. SET_STD_TSEC_INFO(tsec_info[num], 4);
  190. if (is_serdes_configured(SGMII_TSEC4)) {
  191. puts("eTSEC4 is in sgmii mode.\n");
  192. tsec_info[num].flags |= TSEC_SGMII;
  193. }
  194. num++;
  195. #endif
  196. if (!num) {
  197. printf("No TSECs initialized\n");
  198. return 0;
  199. }
  200. #ifdef CONFIG_FSL_SGMII_RISER
  201. fsl_sgmii_riser_init(tsec_info, num);
  202. #endif
  203. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  204. mdio_info.name = DEFAULT_MII_NAME;
  205. fsl_pq_mdio_init(bis, &mdio_info);
  206. tsec_eth_init(bis, tsec_info, num);
  207. return pci_eth_init(bis);
  208. }
  209. #endif
  210. #if defined(CONFIG_OF_BOARD_SETUP)
  211. void ft_board_setup(void *blob, bd_t *bd)
  212. {
  213. phys_addr_t base;
  214. phys_size_t size;
  215. ft_cpu_setup(blob, bd);
  216. base = getenv_bootm_low();
  217. size = getenv_bootm_size();
  218. fdt_fixup_memory(blob, (u64)base, (u64)size);
  219. FT_FSL_PCI_SETUP;
  220. #ifdef CONFIG_FSL_SGMII_RISER
  221. fsl_sgmii_riser_fdt_fixup(blob);
  222. #endif
  223. }
  224. #endif