tlb.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Copyright 2008, 2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  34. 0, 0, BOOKE_PAGESZ_4K, 0),
  35. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. /* TLB 1 */
  42. /*
  43. * Entry 0:
  44. * FLASH(cover boot page) 16M Non-cacheable, guarded
  45. */
  46. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  47. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  48. 0, 0, BOOKE_PAGESZ_16M, 1),
  49. /*
  50. * Entry 1:
  51. * CCSRBAR 1M Non-cacheable, guarded
  52. */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 1, BOOKE_PAGESZ_1M, 1),
  56. /*
  57. * Entry 2:
  58. * LBC SDRAM 64M Cacheable, non-guarded
  59. */
  60. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE,
  61. CONFIG_SYS_LBC_SDRAM_BASE_PHYS,
  62. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  63. 0, 2, BOOKE_PAGESZ_64M, 1),
  64. /*
  65. * Entry 3:
  66. * CADMUS registers 1M Non-cacheable, guarded
  67. */
  68. SET_TLB_ENTRY(1, CADMUS_BASE_ADDR, CADMUS_BASE_ADDR_PHYS,
  69. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  70. 0, 3, BOOKE_PAGESZ_1M, 1),
  71. /*
  72. * Entry 4:
  73. * PCI and PCIe MEM 1G Non-cacheable, guarded
  74. */
  75. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  76. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  77. 0, 4, BOOKE_PAGESZ_1G, 1),
  78. /*
  79. * Entry 5:
  80. * PCI1 IO 1M Non-cacheable, guarded
  81. */
  82. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_IO_VIRT, CONFIG_SYS_PCI1_IO_PHYS,
  83. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  84. 0, 5, BOOKE_PAGESZ_1M, 1),
  85. /*
  86. * Entry 6:
  87. * PCIe IO 1M Non-cacheable, guarded
  88. */
  89. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  90. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  91. 0, 6, BOOKE_PAGESZ_1M, 1),
  92. };
  93. int num_tlb_entries = ARRAY_SIZE(tlb_table);