mpc8548cds.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/fsl_serdes.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include "../common/cadmus.h"
  36. #include "../common/eeprom.h"
  37. #include "../common/via.h"
  38. void local_bus_init(void);
  39. int checkboard (void)
  40. {
  41. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  42. volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  43. /* PCI slot in USER bits CSR[6:7] by convention. */
  44. uint pci_slot = get_pci_slot ();
  45. uint cpu_board_rev = get_cpu_board_revision ();
  46. puts("Board: MPC8548CDS");
  47. printf(" Carrier Rev: 0x%02x, PCI Slot %d\n",
  48. get_board_version(), pci_slot);
  49. printf(" Daughtercard Rev: %d.%d (0x%04x)\n",
  50. MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
  51. MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
  52. /*
  53. * Initialize local bus.
  54. */
  55. local_bus_init ();
  56. /*
  57. * Hack TSEC 3 and 4 IO voltages.
  58. */
  59. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  60. ecm->eedr = 0xffffffff; /* clear ecm errors */
  61. ecm->eeer = 0xffffffff; /* enable ecm errors */
  62. return 0;
  63. }
  64. /*
  65. * Initialize Local Bus
  66. */
  67. void
  68. local_bus_init(void)
  69. {
  70. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  71. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  72. uint clkdiv;
  73. uint lbc_hz;
  74. sys_info_t sysinfo;
  75. get_sys_info(&sysinfo);
  76. clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
  77. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  78. gur->lbiuiplldcr1 = 0x00078080;
  79. if (clkdiv == 16) {
  80. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  81. } else if (clkdiv == 8) {
  82. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  83. } else if (clkdiv == 4) {
  84. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  85. }
  86. lbc->lcrr |= 0x00030000;
  87. asm("sync;isync;msync");
  88. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  89. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  90. }
  91. /*
  92. * Initialize SDRAM memory on the Local Bus.
  93. */
  94. void lbc_sdram_init(void)
  95. {
  96. #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
  97. uint idx;
  98. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  99. uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
  100. uint cpu_board_rev;
  101. uint lsdmr_common;
  102. puts("LBC SDRAM: ");
  103. print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
  104. "\n");
  105. /*
  106. * Setup SDRAM Base and Option Registers
  107. */
  108. set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
  109. set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
  110. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  111. asm("msync");
  112. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  113. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  114. asm("msync");
  115. /*
  116. * MPC8548 uses "new" 15-16 style addressing.
  117. */
  118. cpu_board_rev = get_cpu_board_revision();
  119. lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
  120. lsdmr_common |= LSDMR_BSMA1516;
  121. /*
  122. * Issue PRECHARGE ALL command.
  123. */
  124. lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
  125. asm("sync;msync");
  126. *sdram_addr = 0xff;
  127. ppcDcbf((unsigned long) sdram_addr);
  128. udelay(100);
  129. /*
  130. * Issue 8 AUTO REFRESH commands.
  131. */
  132. for (idx = 0; idx < 8; idx++) {
  133. lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
  134. asm("sync;msync");
  135. *sdram_addr = 0xff;
  136. ppcDcbf((unsigned long) sdram_addr);
  137. udelay(100);
  138. }
  139. /*
  140. * Issue 8 MODE-set command.
  141. */
  142. lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
  143. asm("sync;msync");
  144. *sdram_addr = 0xff;
  145. ppcDcbf((unsigned long) sdram_addr);
  146. udelay(100);
  147. /*
  148. * Issue NORMAL OP command.
  149. */
  150. lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
  151. asm("sync;msync");
  152. *sdram_addr = 0xff;
  153. ppcDcbf((unsigned long) sdram_addr);
  154. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  155. #endif /* enable SDRAM init */
  156. }
  157. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  158. /* For some reason the Tundra PCI bridge shows up on itself as a
  159. * different device. Work around that by refusing to configure it.
  160. */
  161. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  162. static struct pci_config_table pci_mpc85xxcds_config_table[] = {
  163. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  164. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  165. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  166. mpc85xx_config_via_usbide, {0,0,0}},
  167. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  168. mpc85xx_config_via_usb, {0,0,0}},
  169. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  170. mpc85xx_config_via_usb2, {0,0,0}},
  171. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  172. mpc85xx_config_via_power, {0,0,0}},
  173. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  174. mpc85xx_config_via_ac97, {0,0,0}},
  175. {},
  176. };
  177. static struct pci_controller pci1_hose;
  178. #endif /* CONFIG_PCI */
  179. void pci_init_board(void)
  180. {
  181. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  182. struct fsl_pci_info pci_info;
  183. u32 devdisr, pordevsr, io_sel;
  184. u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
  185. int first_free_busno = 0;
  186. char buf[32];
  187. devdisr = in_be32(&gur->devdisr);
  188. pordevsr = in_be32(&gur->pordevsr);
  189. porpllsr = in_be32(&gur->porpllsr);
  190. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  191. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  192. #ifdef CONFIG_PCI1
  193. pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  194. pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  195. pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
  196. pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
  197. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  198. SET_STD_PCI_INFO(pci_info, 1);
  199. set_next_law(pci_info.mem_phys,
  200. law_size_bits(pci_info.mem_size), pci_info.law);
  201. set_next_law(pci_info.io_phys,
  202. law_size_bits(pci_info.io_size), pci_info.law);
  203. pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
  204. printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
  205. (pci_32) ? 32 : 64,
  206. strmhz(buf, pci_speed),
  207. pci_clk_sel ? "sync" : "async",
  208. pci_agent ? "agent" : "host",
  209. pci_arb ? "arbiter" : "external-arbiter",
  210. pci_info.regs);
  211. pci1_hose.config_table = pci_mpc85xxcds_config_table;
  212. first_free_busno = fsl_pci_init_port(&pci_info,
  213. &pci1_hose, first_free_busno);
  214. #ifdef CONFIG_PCIX_CHECK
  215. if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
  216. /* PCI-X init */
  217. if (CONFIG_SYS_CLK_FREQ < 66000000)
  218. printf("PCI-X will only work at 66 MHz\n");
  219. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  220. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  221. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  222. }
  223. #endif
  224. } else {
  225. printf("PCI1: disabled\n");
  226. }
  227. puts("\n");
  228. #else
  229. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
  230. #endif
  231. #ifdef CONFIG_PCI2
  232. {
  233. uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */
  234. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  235. if (pci_dual) {
  236. printf("PCI2: 32 bit, 66 MHz, %s\n",
  237. pci2_clk_sel ? "sync" : "async");
  238. } else {
  239. printf("PCI2: disabled\n");
  240. }
  241. }
  242. #else
  243. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
  244. #endif /* CONFIG_PCI2 */
  245. fsl_pcie_init_board(first_free_busno);
  246. }
  247. int last_stage_init(void)
  248. {
  249. unsigned short temp;
  250. /* Change the resistors for the PHY */
  251. /* This is needed to get the RGMII working for the 1.3+
  252. * CDS cards */
  253. if (get_board_version() == 0x13) {
  254. miiphy_write(CONFIG_TSEC1_NAME,
  255. TSEC1_PHY_ADDR, 29, 18);
  256. miiphy_read(CONFIG_TSEC1_NAME,
  257. TSEC1_PHY_ADDR, 30, &temp);
  258. temp = (temp & 0xf03f);
  259. temp |= 2 << 9; /* 36 ohm */
  260. temp |= 2 << 6; /* 39 ohm */
  261. miiphy_write(CONFIG_TSEC1_NAME,
  262. TSEC1_PHY_ADDR, 30, temp);
  263. miiphy_write(CONFIG_TSEC1_NAME,
  264. TSEC1_PHY_ADDR, 29, 3);
  265. miiphy_write(CONFIG_TSEC1_NAME,
  266. TSEC1_PHY_ADDR, 30, 0x8000);
  267. }
  268. return 0;
  269. }
  270. #if defined(CONFIG_OF_BOARD_SETUP)
  271. void ft_pci_setup(void *blob, bd_t *bd)
  272. {
  273. FT_FSL_PCI_SETUP;
  274. }
  275. #endif