etx094.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc8xx.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. /* ------------------------------------------------------------------------- */
  27. static long int dram_size (long int, long int *, long int);
  28. static void read_hw_vers (void);
  29. /* ------------------------------------------------------------------------- */
  30. #define _NOT_USED_ 0xFFFFFFFF
  31. const uint sdram_table[] = {
  32. /* single read (offset 0x00 in upm ram) */
  33. 0xEECEFC24, 0x100DFC24, 0xE02FBC04, 0x01AA7C04,
  34. 0x1FB5FC00, 0xFFFFFC05, _NOT_USED_, _NOT_USED_,
  35. /* burst read (offset 0x08 in upm ram) */
  36. 0xEECEFC24, 0x100DFC24, 0xE0FFBC04, 0x10FF7C04,
  37. 0xF0FFFC00, 0xF0FFFC00, 0xF0FFFC00, 0xFFFFFC00,
  38. 0xFFFFFC05, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  39. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  40. /* single write (offset 0x18 in upm ram) */
  41. 0xEECEFC24, 0x100DFC24, 0xE02BBC04, 0x01A27C00,
  42. 0xEFAAFC04, 0x1FB5FC05, _NOT_USED_, _NOT_USED_,
  43. /* burst write (offset 0x20 in upm ram) */
  44. 0xEECEFC24, 0x103DFC24, 0xE0FBBC00, 0x10F77C00,
  45. 0xF0FFFC00, 0xF0FFFC00, 0xF0FFFC04, 0xFFFFFC05,
  46. /* init part1 (offset 0x28 in upm ram) */
  47. 0xEFFAFC3C, 0x1FF4FC34, 0xEFFCBC34, 0x1FFC3C34,
  48. 0xFFFC3C35, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  49. /* refresh (offset 0x30 in upm ram) */
  50. 0xEFFEBC0C, 0x1FFD7C04, 0xFFFFFC04, 0xFFFFFC05,
  51. /* init part2 (offset 0x34 in upm ram) */
  52. 0xFFFEBC04, 0xEFFC3CB4, 0x1FFC3C34, 0xFFFC3C34,
  53. 0xFFFC3C34, 0xEFE83CB4, 0x1FB57C35, _NOT_USED_,
  54. /* exception (offset 0x3C in upm ram) */
  55. 0xFFFFFC05, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  56. };
  57. /* ------------------------------------------------------------------------- */
  58. /*
  59. * Check Board Identity:
  60. *
  61. * Test ETX ID string (ETX_xxx...)
  62. *
  63. * Return 1 always.
  64. */
  65. int checkboard (void)
  66. {
  67. char buf[64];
  68. int i;
  69. int l = getenv_f("serial#", buf, sizeof(buf));
  70. puts ("Board: ");
  71. #ifdef SB_ETX094
  72. gd->board_type = 0; /* 0 = 2SDRAM-Device */
  73. #else
  74. gd->board_type = 1; /* 1 = 1SDRAM-Device */
  75. #endif
  76. if (l < 0 || strncmp(buf, "ETX_", 4)) {
  77. puts ("### No HW ID - assuming ETX_094\n");
  78. read_hw_vers ();
  79. return (0);
  80. }
  81. for (i = 0; i < l; ++i) {
  82. if (buf[i] == ' ')
  83. break;
  84. putc(buf[i]);
  85. }
  86. putc ('\n');
  87. read_hw_vers ();
  88. return (0);
  89. }
  90. /* ------------------------------------------------------------------------- */
  91. phys_size_t initdram (int board_type)
  92. {
  93. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  94. volatile memctl8xx_t *memctl = &immap->im_memctl;
  95. long int size_b0, size_b1, size8, size9;
  96. upmconfig (UPMA, (uint *) sdram_table,
  97. sizeof (sdram_table) / sizeof (uint));
  98. /*
  99. * Preliminary prescaler for refresh (depends on number of
  100. * banks): This value is selected for four cycles every 62.4 us
  101. * with two SDRAM banks or four cycles every 31.2 us with one
  102. * bank. It will be adjusted after memory sizing.
  103. */
  104. memctl->memc_mptpr = CONFIG_SYS_MPTPR_1BK_4K; /* MPTPR_PTP_DIV32 0x0200 */
  105. /* A3(SDRAM)=0 => Bursttype = Sequential
  106. * A2-A0(SDRAM)=010 => Burst length = 4
  107. * A4-A6(SDRAM)=010 => CasLat=2
  108. */
  109. memctl->memc_mar = 0x00000088;
  110. /*
  111. * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at
  112. * preliminary addresses - these have to be modified after the
  113. * SDRAM size has been determined.
  114. */
  115. memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
  116. memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
  117. if (board_type == 0) { /* "L" type boards have only one bank SDRAM */
  118. memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
  119. memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
  120. }
  121. memctl->memc_mamr = CONFIG_SYS_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */
  122. udelay (200);
  123. /* perform SDRAM initializsation sequence */
  124. memctl->memc_mcr = 0x80004128; /* SDRAM bank 0 (CS2) - Init Part 1 */
  125. memctl->memc_mcr = 0x80004734; /* SDRAM bank 0 (CS2) - Init Part 2 */
  126. udelay (1);
  127. if (board_type == 0) { /* "L" type boards have only one bank SDRAM */
  128. memctl->memc_mcr = 0x80006128; /* SDRAM bank 1 (CS3) - Init Part 1 */
  129. memctl->memc_mcr = 0x80006734; /* SDRAM bank 1 (CS3) - Init Part 2 */
  130. udelay (1);
  131. }
  132. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  133. udelay (1000);
  134. /*
  135. * Check Bank 0 Memory Size for re-configuration
  136. *
  137. * try 8 column mode
  138. */
  139. size8 = dram_size (CONFIG_SYS_MAMR_8COL, (long *) SDRAM_BASE2_PRELIM,
  140. SDRAM_MAX_SIZE);
  141. udelay (1000);
  142. /*
  143. * try 9 column mode
  144. */
  145. size9 = dram_size (CONFIG_SYS_MAMR_9COL, (long *) SDRAM_BASE2_PRELIM,
  146. SDRAM_MAX_SIZE);
  147. if (size8 < size9) { /* leave configuration at 9 columns */
  148. size_b0 = size9;
  149. /* debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size >> 20); */
  150. } else { /* back to 8 columns */
  151. size_b0 = size8;
  152. memctl->memc_mamr = CONFIG_SYS_MAMR_8COL;
  153. udelay (500);
  154. /* debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size >> 20); */
  155. }
  156. if (board_type == 0) { /* "L" type boards have only one bank SDRAM */
  157. /*
  158. * Check Bank 1 Memory Size
  159. * use current column settings
  160. * [9 column SDRAM may also be used in 8 column mode,
  161. * but then only half the real size will be used.]
  162. */
  163. size_b1 =
  164. dram_size (memctl->memc_mamr, (long *) SDRAM_BASE3_PRELIM,
  165. SDRAM_MAX_SIZE);
  166. /* debug ("SDRAM Bank 1: %ld MB\n", size8 >> 20); */
  167. } else {
  168. size_b1 = 0;
  169. }
  170. udelay (1000);
  171. /*
  172. * Adjust refresh rate depending on SDRAM type, both banks
  173. * For types > 128 MBit leave it at the current (fast) rate
  174. */
  175. if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {
  176. /* reduce to 15.6 us (62.4 us / quad) */
  177. memctl->memc_mptpr = CONFIG_SYS_MPTPR_2BK_4K; /*DIV16 */
  178. udelay (1000);
  179. }
  180. /*
  181. * Final mapping: map bigger bank first
  182. */
  183. if (size_b1 > size_b0) { /* SDRAM Bank 1 is bigger - map first */
  184. memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  185. memctl->memc_br3 =
  186. (CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  187. if (size_b0 > 0) {
  188. /*
  189. * Position Bank 0 immediately above Bank 1
  190. */
  191. memctl->memc_or2 =
  192. ((-size_b0) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  193. memctl->memc_br2 =
  194. ((CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  195. + size_b1;
  196. } else {
  197. unsigned long reg;
  198. /*
  199. * No bank 0
  200. *
  201. * invalidate bank
  202. */
  203. memctl->memc_br2 = 0;
  204. /* adjust refresh rate depending on SDRAM type, one bank */
  205. reg = memctl->memc_mptpr;
  206. reg >>= 1; /* reduce to CONFIG_SYS_MPTPR_1BK_8K / _4K */
  207. memctl->memc_mptpr = reg;
  208. }
  209. } else { /* SDRAM Bank 0 is bigger - map first */
  210. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  211. memctl->memc_br2 =
  212. (CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  213. if (size_b1 > 0) {
  214. /*
  215. * Position Bank 1 immediately above Bank 0
  216. */
  217. memctl->memc_or3 =
  218. ((-size_b1) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  219. memctl->memc_br3 =
  220. ((CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  221. + size_b0;
  222. } else {
  223. unsigned long reg;
  224. /*
  225. * No bank 1
  226. *
  227. * invalidate bank
  228. */
  229. memctl->memc_br3 = 0;
  230. /* adjust refresh rate depending on SDRAM type, one bank */
  231. reg = memctl->memc_mptpr;
  232. reg >>= 1; /* reduce to CONFIG_SYS_MPTPR_1BK_8K / _4K */
  233. memctl->memc_mptpr = reg;
  234. }
  235. }
  236. udelay (10000);
  237. return (size_b0 + size_b1);
  238. }
  239. /* ------------------------------------------------------------------------- */
  240. /*
  241. * Check memory range for valid RAM. A simple memory test determines
  242. * the actually available RAM size between addresses `base' and
  243. * `base + maxsize'. Some (not all) hardware errors are detected:
  244. * - short between address lines
  245. * - short between data lines
  246. */
  247. static long int dram_size (long int mamr_value, long int *base,
  248. long int maxsize)
  249. {
  250. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  251. volatile memctl8xx_t *memctl = &immap->im_memctl;
  252. memctl->memc_mamr = mamr_value;
  253. return (get_ram_size(base, maxsize));
  254. }
  255. /* ------------------------------------------------------------------------- */
  256. /* HW-ID Table (Bits: 2^9;2^7;2^5) */
  257. #define HW_ID_0 0x0000
  258. #define HW_ID_1 0x0020
  259. #define HW_ID_2 0x0080
  260. #define HW_ID_3 0x00a0
  261. #define HW_ID_4 0x0200
  262. #define HW_ID_5 0x0220
  263. #define HW_ID_6 0x0280
  264. #define HW_ID_7 0x02a0
  265. void read_hw_vers ()
  266. {
  267. unsigned short rd_msk = 0x02A0;
  268. /* HW-ID pin-definition */
  269. volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  270. immr->im_ioport.iop_pddir &= ~(rd_msk);
  271. immr->im_ioport.iop_pdpar &= ~(rd_msk);
  272. /* debug printf("State of PD: %x\n",immr->im_ioport.iop_pddat); */
  273. /* Check the HW-ID */
  274. printf ("HW-Version: ");
  275. switch (immr->im_ioport.iop_pddat & rd_msk) {
  276. case HW_ID_0:
  277. printf ("V0.1 - V0.3 / W97238-Q3162-A1-1-2\n");
  278. break;
  279. case HW_ID_1:
  280. printf ("V0.9 / W50037-Q1-D6-1\n");
  281. break;
  282. case HW_ID_2:
  283. printf ("NOT USED - assuming ID#2\n");
  284. break;
  285. case HW_ID_3:
  286. printf ("NOT USED - assuming ID#3\n");
  287. break;
  288. case HW_ID_4:
  289. printf ("NOT USED - assuming ID#4\n");
  290. break;
  291. case HW_ID_5:
  292. printf ("NOT USED - assuming ID#5\n");
  293. break;
  294. case HW_ID_6:
  295. printf ("NOT USED - assuming ID#6\n");
  296. break;
  297. case HW_ID_7:
  298. printf ("NOT USED - assuming ID#7\n");
  299. break;
  300. default:
  301. printf ("###Error###\n");
  302. break;
  303. }
  304. }
  305. /* ------------------------------------------------------------------------- */