meesc.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * (C) Copyright 2009-2011
  7. * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
  8. * esd electronic system design gmbh <www.esd.eu>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/io.h>
  30. #include <asm/arch/at91sam9_smc.h>
  31. #include <asm/arch/at91_common.h>
  32. #include <asm/arch/at91_pmc.h>
  33. #include <asm/arch/at91_rstc.h>
  34. #include <asm/arch/at91_matrix.h>
  35. #include <asm/arch/at91_pio.h>
  36. #include <asm/arch/clk.h>
  37. #include <netdev.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /*
  40. * Miscelaneous platform dependent initialisations
  41. */
  42. static int hw_rev = -1; /* hardware revision */
  43. int get_hw_rev(void)
  44. {
  45. if (hw_rev >= 0)
  46. return hw_rev;
  47. hw_rev = at91_get_pio_value(AT91_PIO_PORTB, 19);
  48. hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 20) << 1;
  49. hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 21) << 2;
  50. hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 22) << 3;
  51. if (hw_rev == 15)
  52. hw_rev = 0;
  53. return hw_rev;
  54. }
  55. #ifdef CONFIG_CMD_NAND
  56. static void meesc_nand_hw_init(void)
  57. {
  58. unsigned long csa;
  59. at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC0;
  60. at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
  61. /* Enable CS3 */
  62. csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
  63. writel(csa, &matrix->csa[0]);
  64. /* Configure SMC CS3 for NAND/SmartMedia */
  65. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
  66. AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
  67. &smc->cs[3].setup);
  68. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
  69. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
  70. &smc->cs[3].pulse);
  71. writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
  72. &smc->cs[3].cycle);
  73. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  74. AT91_SMC_MODE_EXNW_DISABLE |
  75. AT91_SMC_MODE_DBW_8 |
  76. AT91_SMC_MODE_TDF_CYCLE(3),
  77. &smc->cs[3].mode);
  78. /* Configure RDY/BSY */
  79. at91_set_pio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  80. /* Enable NandFlash */
  81. at91_set_pio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  82. }
  83. #endif /* CONFIG_CMD_NAND */
  84. #ifdef CONFIG_MACB
  85. static void meesc_macb_hw_init(void)
  86. {
  87. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  88. /* Enable clock */
  89. writel(1 << ATMEL_ID_EMAC, &pmc->pcer);
  90. at91_macb_hw_init();
  91. }
  92. #endif
  93. /*
  94. * Static memory controller initialization to enable Beckhoff ET1100 EtherCAT
  95. * controller debugging
  96. * The ET1100 is located at physical address 0x70000000
  97. * Its process memory is located at physical address 0x70001000
  98. */
  99. static void meesc_ethercat_hw_init(void)
  100. {
  101. at91_smc_t *smc1 = (at91_smc_t *) ATMEL_BASE_SMC1;
  102. /* Configure SMC EBI1_CS0 for EtherCAT */
  103. writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
  104. AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
  105. &smc1->cs[0].setup);
  106. writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(9) |
  107. AT91_SMC_PULSE_NRD(5) | AT91_SMC_PULSE_NCS_RD(9),
  108. &smc1->cs[0].pulse);
  109. writel(AT91_SMC_CYCLE_NWE(10) | AT91_SMC_CYCLE_NRD(6),
  110. &smc1->cs[0].cycle);
  111. /*
  112. * Configure behavior at external wait signal, byte-select mode, 16 bit
  113. * data bus width, none data float wait states and TDF optimization
  114. */
  115. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_EXNW_READY |
  116. AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_TDF_CYCLE(0) |
  117. AT91_SMC_MODE_TDF, &smc1->cs[0].mode);
  118. /* Configure RDY/BSY */
  119. at91_set_b_periph(AT91_PIO_PORTE, 20, 0); /* EBI1_NWAIT */
  120. }
  121. int dram_init(void)
  122. {
  123. gd->ram_size = get_ram_size(
  124. (void *)CONFIG_SYS_SDRAM_BASE,
  125. CONFIG_SYS_SDRAM_SIZE);
  126. return 0;
  127. }
  128. int board_eth_init(bd_t *bis)
  129. {
  130. int rc = 0;
  131. #ifdef CONFIG_MACB
  132. rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
  133. #endif
  134. return rc;
  135. }
  136. int checkboard(void)
  137. {
  138. char str[32];
  139. u_char hw_type; /* hardware type */
  140. /* read the "Type" register of the ET1100 controller */
  141. hw_type = readb(CONFIG_ET1100_BASE);
  142. switch (hw_type) {
  143. case 0x11:
  144. case 0x3F:
  145. /* ET1100 present, arch number of MEESC-Board */
  146. gd->bd->bi_arch_number = MACH_TYPE_MEESC;
  147. puts("Board: CAN-EtherCAT Gateway");
  148. break;
  149. case 0xFF:
  150. /* no ET1100 present, arch number of EtherCAN/2-Board */
  151. gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
  152. puts("Board: EtherCAN/2 Gateway");
  153. /* switch on LED1D */
  154. at91_set_pio_output(AT91_PIO_PORTB, 12, 1);
  155. break;
  156. default:
  157. /* assume, no ET1100 present, arch number of EtherCAN/2-Board */
  158. gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
  159. printf("ERROR! Read invalid hw_type: %02X\n", hw_type);
  160. puts("Board: EtherCAN/2 Gateway");
  161. break;
  162. }
  163. if (getenv_f("serial#", str, sizeof(str)) > 0) {
  164. puts(", serial# ");
  165. puts(str);
  166. }
  167. printf("\nHardware-revision: 1.%d\n", get_hw_rev());
  168. printf("Mach-type: %lu\n", gd->bd->bi_arch_number);
  169. return 0;
  170. }
  171. #ifdef CONFIG_SERIAL_TAG
  172. void get_board_serial(struct tag_serialnr *serialnr)
  173. {
  174. char *str;
  175. char *serial = getenv("serial#");
  176. if (serial) {
  177. str = strchr(serial, '_');
  178. if (str && (strlen(str) >= 4)) {
  179. serialnr->high = (*(str + 1) << 8) | *(str + 2);
  180. serialnr->low = simple_strtoul(str + 3, NULL, 16);
  181. }
  182. } else {
  183. serialnr->high = 0;
  184. serialnr->low = 0;
  185. }
  186. }
  187. #endif
  188. #ifdef CONFIG_REVISION_TAG
  189. u32 get_board_rev(void)
  190. {
  191. return hw_rev | 0x100;
  192. }
  193. #endif
  194. #ifdef CONFIG_MISC_INIT_R
  195. int misc_init_r(void)
  196. {
  197. char *str;
  198. char buf[32];
  199. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  200. /*
  201. * Normally the processor clock has a divisor of 2.
  202. * In some cases this this needs to be set to 4.
  203. * Check the user has set environment mdiv to 4 to change the divisor.
  204. */
  205. if ((str = getenv("mdiv")) && (strcmp(str, "4") == 0)) {
  206. writel((readl(&pmc->mckr) & ~AT91_PMC_MDIV) |
  207. AT91SAM9_PMC_MDIV_4, &pmc->mckr);
  208. at91_clock_init(CONFIG_SYS_AT91_MAIN_CLOCK);
  209. serial_setbrg();
  210. /* Notify the user that the clock is not default */
  211. printf("Setting master clock to %s MHz\n",
  212. strmhz(buf, get_mck_clk_rate()));
  213. }
  214. return 0;
  215. }
  216. #endif /* CONFIG_MISC_INIT_R */
  217. int board_early_init_f(void)
  218. {
  219. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  220. /* enable all clocks */
  221. writel((1 << ATMEL_ID_PIOA) | (1 << ATMEL_ID_PIOB) |
  222. (1 << ATMEL_ID_PIOCDE) | (1 << ATMEL_ID_UHP),
  223. &pmc->pcer);
  224. at91_seriald_hw_init();
  225. return 0;
  226. }
  227. int board_init(void)
  228. {
  229. /* initialize ET1100 Controller */
  230. meesc_ethercat_hw_init();
  231. /* adress of boot parameters */
  232. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  233. #ifdef CONFIG_CMD_NAND
  234. meesc_nand_hw_init();
  235. #endif
  236. #ifdef CONFIG_HAS_DATAFLASH
  237. at91_spi0_hw_init(1 << 0);
  238. #endif
  239. #ifdef CONFIG_MACB
  240. meesc_macb_hw_init();
  241. #endif
  242. #ifdef CONFIG_AT91_CAN
  243. at91_can_hw_init();
  244. #endif
  245. #ifdef CONFIG_USB_OHCI_NEW
  246. at91_uhp_hw_init();
  247. #endif
  248. return 0;
  249. }