canbt.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * (C) Copyright 2001
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include "canbt.h"
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <command.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /* ------------------------------------------------------------------------- */
  30. #if 0
  31. #define FPGA_DEBUG
  32. #endif
  33. /* fpga configuration data */
  34. const unsigned char fpgadata[] = {
  35. #include "fpgadata.c"
  36. };
  37. /*
  38. * include common fpga code (for esd boards)
  39. */
  40. #include "../common/fpga.c"
  41. int board_early_init_f (void)
  42. {
  43. unsigned long CPC0_CR0Reg;
  44. int index, len, i;
  45. int status;
  46. /*
  47. * Setup GPIO pins
  48. */
  49. CPC0_CR0Reg = mfdcr (CPC0_CR0) & 0xf0001fff;
  50. CPC0_CR0Reg |= 0x0070f000;
  51. mtdcr (CPC0_CR0, CPC0_CR0Reg);
  52. #ifdef FPGA_DEBUG
  53. /* set up serial port with default baudrate */
  54. (void) get_clocks ();
  55. gd->baudrate = CONFIG_BAUDRATE;
  56. serial_init ();
  57. console_init_f ();
  58. #endif
  59. /*
  60. * Boot onboard FPGA
  61. */
  62. status = fpga_boot ((unsigned char *) fpgadata, sizeof (fpgadata));
  63. if (status != 0) {
  64. /* booting FPGA failed */
  65. #ifndef FPGA_DEBUG
  66. /* set up serial port with default baudrate */
  67. (void) get_clocks ();
  68. gd->baudrate = CONFIG_BAUDRATE;
  69. serial_init ();
  70. console_init_f ();
  71. #endif
  72. printf ("\nFPGA: Booting failed ");
  73. switch (status) {
  74. case ERROR_FPGA_PRG_INIT_LOW:
  75. printf ("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  76. break;
  77. case ERROR_FPGA_PRG_INIT_HIGH:
  78. printf ("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  79. break;
  80. case ERROR_FPGA_PRG_DONE:
  81. printf ("(Timeout: DONE not high after programming FPGA)\n ");
  82. break;
  83. }
  84. /* display infos on fpgaimage */
  85. index = 15;
  86. for (i = 0; i < 4; i++) {
  87. len = fpgadata[index];
  88. printf ("FPGA: %s\n", &(fpgadata[index + 1]));
  89. index += len + 3;
  90. }
  91. putc ('\n');
  92. /* delayed reboot */
  93. for (i = 20; i > 0; i--) {
  94. printf ("Rebooting in %2d seconds \r", i);
  95. for (index = 0; index < 1000; index++)
  96. udelay (1000);
  97. }
  98. putc ('\n');
  99. do_reset (NULL, 0, 0, NULL);
  100. }
  101. /*
  102. * Setup port pins for normal operation
  103. */
  104. out_be32 ((void *)GPIO0_ODR, 0x00000000); /* no open drain pins */
  105. out_be32 ((void *)GPIO0_TCR, 0x07038100); /* setup for output */
  106. out_be32 ((void *)GPIO0_OR, 0x07030100); /* set output pins to high (default) */
  107. /*
  108. * IRQ 0-15 405GP internally generated; active high; level sensitive
  109. * IRQ 16 405GP internally generated; active low; level sensitive
  110. * IRQ 17-24 RESERVED
  111. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  112. * IRQ 26 (EXT IRQ 1) CAN1; active low; level sensitive
  113. * IRQ 27 (EXT IRQ 2) PCI SLOT 0; active low; level sensitive
  114. * IRQ 28 (EXT IRQ 3) PCI SLOT 1; active low; level sensitive
  115. * IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  116. * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive
  117. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  118. */
  119. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  120. mtdcr (UIC0ER, 0x00000000); /* disable all ints */
  121. mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical */
  122. mtdcr (UIC0PR, 0xFFFFFF81); /* set int polarities */
  123. mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */
  124. mtdcr (UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest priority */
  125. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  126. return 0;
  127. }
  128. /* ------------------------------------------------------------------------- */
  129. /*
  130. * Check Board Identity:
  131. */
  132. int checkboard (void)
  133. {
  134. int index;
  135. int len;
  136. char str[64];
  137. int i = getenv_f("serial#", str, sizeof (str));
  138. puts ("Board: ");
  139. if (!i || strncmp (str, "CANBT", 5)) {
  140. puts ("### No HW ID - assuming CANBT\n");
  141. return (0);
  142. }
  143. puts (str);
  144. puts ("\nFPGA: ");
  145. /* display infos on fpgaimage */
  146. index = 15;
  147. for (i = 0; i < 4; i++) {
  148. len = fpgadata[index];
  149. printf ("%s ", &(fpgadata[index + 1]));
  150. index += len + 3;
  151. }
  152. putc ('\n');
  153. return 0;
  154. }