qong.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. *
  3. * (c) 2009 Emcraft Systems, Ilya Yanok <yanok@emcraft.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <netdev.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/io.h>
  29. #include <nand.h>
  30. #include <pmic.h>
  31. #include <fsl_pmic.h>
  32. #include <asm/gpio.h>
  33. #include "qong_fpga.h"
  34. #include <watchdog.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. #ifdef CONFIG_HW_WATCHDOG
  37. void hw_watchdog_reset(void)
  38. {
  39. mxc_hw_watchdog_reset();
  40. }
  41. #endif
  42. int dram_init(void)
  43. {
  44. /* dram_init must store complete ramsize in gd->ram_size */
  45. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  46. PHYS_SDRAM_1_SIZE);
  47. return 0;
  48. }
  49. static void qong_fpga_reset(void)
  50. {
  51. gpio_set_value(QONG_FPGA_RST_PIN, 0);
  52. udelay(30);
  53. gpio_set_value(QONG_FPGA_RST_PIN, 1);
  54. udelay(300);
  55. }
  56. int board_early_init_f(void)
  57. {
  58. #ifdef CONFIG_QONG_FPGA
  59. /* CS1: FPGA/Network Controller/GPIO, 16-bit, no DTACK */
  60. static const struct mxc_weimcs cs1 = {
  61. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  62. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 0, 10, 0, 0, 1),
  63. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  64. CSCR_L(2, 0, 0, 4, 0, 0, 5, 0, 0, 0, 0, 1),
  65. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  66. CSCR_A(0, 4, 0, 2, 0, 0, 3, 0, 0, 0, 0, 0, 0, 0)
  67. };
  68. mxc_setup_weimcs(1, &cs1);
  69. /* setup pins for FPGA */
  70. mx31_gpio_mux(IOMUX_MODE(0x76, MUX_CTL_GPIO));
  71. mx31_gpio_mux(IOMUX_MODE(0x7e, MUX_CTL_GPIO));
  72. mx31_gpio_mux(IOMUX_MODE(0x91, MUX_CTL_OUT_FUNC | MUX_CTL_IN_GPIO));
  73. mx31_gpio_mux(IOMUX_MODE(0x92, MUX_CTL_GPIO));
  74. mx31_gpio_mux(IOMUX_MODE(0x93, MUX_CTL_GPIO));
  75. /* FPGA reset Pin */
  76. /* rstn = 0 */
  77. gpio_direction_output(QONG_FPGA_RST_PIN, 0);
  78. /* set interrupt pin as input */
  79. gpio_direction_input(QONG_FPGA_IRQ_PIN);
  80. /* FPGA JTAG Interface */
  81. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SFS6, MUX_CTL_GPIO));
  82. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SCK6, MUX_CTL_GPIO));
  83. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_CAPTURE, MUX_CTL_GPIO));
  84. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_COMPARE, MUX_CTL_GPIO));
  85. gpio_direction_output(QONG_FPGA_TCK_PIN, 0);
  86. gpio_direction_output(QONG_FPGA_TMS_PIN, 0);
  87. gpio_direction_output(QONG_FPGA_TDI_PIN, 0);
  88. gpio_direction_input(QONG_FPGA_TDO_PIN);
  89. #endif
  90. /* setup pins for UART1 */
  91. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  92. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  93. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  94. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  95. /* setup pins for SPI (pmic) */
  96. mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
  97. mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
  98. mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
  99. mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
  100. mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
  101. /* Setup pins for USB2 Host */
  102. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_CLK, MUX_CTL_FUNC));
  103. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DIR, MUX_CTL_FUNC));
  104. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_NXT, MUX_CTL_FUNC));
  105. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_STP, MUX_CTL_FUNC));
  106. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DATA0, MUX_CTL_FUNC));
  107. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DATA1, MUX_CTL_FUNC));
  108. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_STXD3, MUX_CTL_FUNC));
  109. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SRXD3, MUX_CTL_FUNC));
  110. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SCK3, MUX_CTL_FUNC));
  111. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SFS3, MUX_CTL_FUNC));
  112. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_STXD6, MUX_CTL_FUNC));
  113. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SRXD6, MUX_CTL_FUNC));
  114. #define H2_PAD_CFG (PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST | PAD_CTL_HYS_CMOS | \
  115. PAD_CTL_ODE_CMOS | PAD_CTL_100K_PU)
  116. mx31_set_pad(MX31_PIN_USBH2_CLK, H2_PAD_CFG);
  117. mx31_set_pad(MX31_PIN_USBH2_DIR, H2_PAD_CFG);
  118. mx31_set_pad(MX31_PIN_USBH2_NXT, H2_PAD_CFG);
  119. mx31_set_pad(MX31_PIN_USBH2_STP, H2_PAD_CFG);
  120. mx31_set_pad(MX31_PIN_USBH2_DATA0, H2_PAD_CFG); /* USBH2_DATA0 */
  121. mx31_set_pad(MX31_PIN_USBH2_DATA1, H2_PAD_CFG); /* USBH2_DATA1 */
  122. mx31_set_pad(MX31_PIN_SRXD6, H2_PAD_CFG); /* USBH2_DATA2 */
  123. mx31_set_pad(MX31_PIN_STXD6, H2_PAD_CFG); /* USBH2_DATA3 */
  124. mx31_set_pad(MX31_PIN_SFS3, H2_PAD_CFG); /* USBH2_DATA4 */
  125. mx31_set_pad(MX31_PIN_SCK3, H2_PAD_CFG); /* USBH2_DATA5 */
  126. mx31_set_pad(MX31_PIN_SRXD3, H2_PAD_CFG); /* USBH2_DATA6 */
  127. mx31_set_pad(MX31_PIN_STXD3, H2_PAD_CFG); /* USBH2_DATA7 */
  128. writel(readl((IOMUXC_BASE + 0x8)) | (1 << 11), IOMUXC_BASE + 0x8);
  129. return 0;
  130. }
  131. int board_init(void)
  132. {
  133. /* Chip selects */
  134. /* CS0: Nor Flash #0 - it must be init'ed when executing from DDR */
  135. /* Assumptions: HCLK = 133 MHz, tACC = 130ns */
  136. static const struct mxc_weimcs cs0 = {
  137. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  138. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 21, 0, 0, 6),
  139. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  140. CSCR_L(0, 1, 3, 3, 1, 1, 5, 1, 0, 0, 0, 1),
  141. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  142. CSCR_A(0, 1, 2, 2, 0, 0, 2, 0, 0, 0, 0, 0, 0, 0)
  143. };
  144. mxc_setup_weimcs(0, &cs0);
  145. /* board id for linux */
  146. gd->bd->bi_arch_number = MACH_TYPE_QONG;
  147. gd->bd->bi_boot_params = (0x80000100); /* adress of boot parameters */
  148. qong_fpga_init();
  149. return 0;
  150. }
  151. int board_late_init(void)
  152. {
  153. u32 val;
  154. struct pmic *p;
  155. pmic_init();
  156. p = get_pmic();
  157. /* Enable RTC battery */
  158. pmic_reg_read(p, REG_POWER_CTL0, &val);
  159. pmic_reg_write(p, REG_POWER_CTL0, val | COINCHEN);
  160. pmic_reg_write(p, REG_INT_STATUS1, RTCRSTI);
  161. #ifdef CONFIG_HW_WATCHDOG
  162. mxc_hw_watchdog_enable();
  163. #endif
  164. return 0;
  165. }
  166. int checkboard(void)
  167. {
  168. printf("Board: DAVE/DENX Qong\n");
  169. return 0;
  170. }
  171. int misc_init_r(void)
  172. {
  173. #ifdef CONFIG_QONG_FPGA
  174. u32 tmp;
  175. tmp = *(volatile u32*)QONG_FPGA_CTRL_VERSION;
  176. printf("FPGA: ");
  177. printf("version register = %u.%u.%u\n",
  178. (tmp & 0xF000) >> 12, (tmp & 0x0F00) >> 8, tmp & 0x00FF);
  179. #endif
  180. return 0;
  181. }
  182. int board_eth_init(bd_t *bis)
  183. {
  184. #if defined(CONFIG_QONG_FPGA) && defined(CONFIG_DNET)
  185. return dnet_eth_initialize(0, (void *)CONFIG_DNET_BASE, -1);
  186. #else
  187. return 0;
  188. #endif
  189. }
  190. #if defined(CONFIG_QONG_FPGA) && defined(CONFIG_NAND_PLAT)
  191. static void board_nand_setup(void)
  192. {
  193. /* CS3: NAND 8-bit */
  194. static const struct mxc_weimcs cs3 = {
  195. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  196. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 1, 15, 0, 0, 0),
  197. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  198. CSCR_L(2, 0, 0, 1, 3, 1, 3, 3, 0, 0, 0, 1),
  199. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  200. CSCR_A(0, 0, 0, 2, 0, 0, 2, 0, 0, 0, 0, 0, 0, 0)
  201. };
  202. mxc_setup_weimcs(3, &cs3);
  203. __REG(IOMUXC_GPR) |= 1 << 13;
  204. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_WP, MUX_CTL_IN_GPIO));
  205. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_CE, MUX_CTL_IN_GPIO));
  206. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_RB, MUX_CTL_IN_GPIO));
  207. /* Make sure to reset the fpga else you cannot access NAND */
  208. qong_fpga_reset();
  209. /* Enable NAND flash */
  210. gpio_set_value(15, 1);
  211. gpio_set_value(14, 1);
  212. gpio_direction_output(15, 0);
  213. gpio_direction_input(16);
  214. gpio_direction_input(14);
  215. }
  216. int qong_nand_rdy(void *chip)
  217. {
  218. udelay(1);
  219. return gpio_get_value(16);
  220. }
  221. void qong_nand_select_chip(struct mtd_info *mtd, int chip)
  222. {
  223. if (chip >= 0)
  224. gpio_set_value(15, 0);
  225. else
  226. gpio_set_value(15, 1);
  227. }
  228. void qong_nand_plat_init(void *chip)
  229. {
  230. struct nand_chip *nand = (struct nand_chip *)chip;
  231. nand->chip_delay = 20;
  232. nand->select_chip = qong_nand_select_chip;
  233. nand->options &= ~NAND_BUSWIDTH_16;
  234. board_nand_setup();
  235. }
  236. #endif