pd67290.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. ********************************************************************
  24. *
  25. * Lots of code copied from:
  26. *
  27. * i82365.c 1.352 - Linux driver for Intel 82365 and compatible
  28. * PC Card controllers, and Yenta-compatible PCI-to-CardBus controllers.
  29. * (C) 1999 David A. Hinds <dahinds@users.sourceforge.net>
  30. */
  31. #include <common.h>
  32. #ifdef CONFIG_I82365
  33. #include <command.h>
  34. #include <pci.h>
  35. #include <pcmcia.h>
  36. #include <asm/io.h>
  37. #include <pcmcia/ss.h>
  38. #include <pcmcia/i82365.h>
  39. #include <pcmcia/yenta.h>
  40. #include <pcmcia/cirrus.h>
  41. static struct pci_device_id supported[] = {
  42. {PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6729},
  43. {0, 0}
  44. };
  45. #define CYCLE_TIME 120
  46. #ifdef DEBUG
  47. static void i82365_dump_regions (pci_dev_t dev);
  48. #endif
  49. typedef struct socket_info_t {
  50. pci_dev_t dev;
  51. u_short bcr;
  52. u_char pci_lat, cb_lat, sub_bus, cache;
  53. u_int cb_phys;
  54. socket_cap_t cap;
  55. u_short type;
  56. u_int flags;
  57. cirrus_state_t c_state;
  58. } socket_info_t;
  59. /* These definitions must match the pcic table! */
  60. typedef enum pcic_id {
  61. IS_PD6710, IS_PD672X, IS_VT83C469
  62. } pcic_id;
  63. typedef struct pcic_t {
  64. char *name;
  65. } pcic_t;
  66. static pcic_t pcic[] = {
  67. {" Cirrus PD6710: "},
  68. {" Cirrus PD672x: "},
  69. {" VIA VT83C469: "},
  70. };
  71. static socket_info_t socket;
  72. static socket_state_t state;
  73. static struct pccard_mem_map mem;
  74. static struct pccard_io_map io;
  75. /*====================================================================*/
  76. /* Some PCI shortcuts */
  77. static int pci_readb (socket_info_t * s, int r, u_char * v)
  78. {
  79. return pci_read_config_byte (s->dev, r, v);
  80. }
  81. static int pci_writeb (socket_info_t * s, int r, u_char v)
  82. {
  83. return pci_write_config_byte (s->dev, r, v);
  84. }
  85. static int pci_readw (socket_info_t * s, int r, u_short * v)
  86. {
  87. return pci_read_config_word (s->dev, r, v);
  88. }
  89. static int pci_writew (socket_info_t * s, int r, u_short v)
  90. {
  91. return pci_write_config_word (s->dev, r, v);
  92. }
  93. /*====================================================================*/
  94. #define cb_readb(s) readb((s)->cb_phys + 1)
  95. #define cb_writeb(s, v) writeb(v, (s)->cb_phys)
  96. #define cb_writeb2(s, v) writeb(v, (s)->cb_phys + 1)
  97. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  98. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  99. static u_char i365_get (socket_info_t * s, u_short reg)
  100. {
  101. u_char val;
  102. #ifdef CONFIG_PCMCIA_SLOT_A
  103. int slot = 0;
  104. #else
  105. int slot = 1;
  106. #endif
  107. val = I365_REG (slot, reg);
  108. cb_writeb (s, val);
  109. val = cb_readb (s);
  110. debug ("i365_get slot:%x reg: %x val: %x\n", slot, reg, val);
  111. return val;
  112. }
  113. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  114. {
  115. #ifdef CONFIG_PCMCIA_SLOT_A
  116. int slot = 0;
  117. #else
  118. int slot = 1;
  119. #endif
  120. u_char val;
  121. val = I365_REG (slot, reg);
  122. cb_writeb (s, val);
  123. cb_writeb2 (s, data);
  124. debug ("i365_set slot:%x reg: %x data:%x\n", slot, reg, data);
  125. }
  126. static void i365_bset (socket_info_t * s, u_short reg, u_char mask)
  127. {
  128. i365_set (s, reg, i365_get (s, reg) | mask);
  129. }
  130. static void i365_bclr (socket_info_t * s, u_short reg, u_char mask)
  131. {
  132. i365_set (s, reg, i365_get (s, reg) & ~mask);
  133. }
  134. #if 0 /* not used */
  135. static void i365_bflip (socket_info_t * s, u_short reg, u_char mask, int b)
  136. {
  137. u_char d = i365_get (s, reg);
  138. i365_set (s, reg, (b) ? (d | mask) : (d & ~mask));
  139. }
  140. static u_short i365_get_pair (socket_info_t * s, u_short reg)
  141. {
  142. return (i365_get (s, reg) + (i365_get (s, reg + 1) << 8));
  143. }
  144. #endif /* not used */
  145. static void i365_set_pair (socket_info_t * s, u_short reg, u_short data)
  146. {
  147. i365_set (s, reg, data & 0xff);
  148. i365_set (s, reg + 1, data >> 8);
  149. }
  150. /*======================================================================
  151. Code to save and restore global state information for Cirrus
  152. PD67xx controllers, and to set and report global configuration
  153. options.
  154. ======================================================================*/
  155. #define flip(v,b,f) (v = ((f)<0) ? v : ((f) ? ((v)|(b)) : ((v)&(~b))))
  156. static void cirrus_get_state (socket_info_t * s)
  157. {
  158. int i;
  159. cirrus_state_t *p = &s->c_state;
  160. p->misc1 = i365_get (s, PD67_MISC_CTL_1);
  161. p->misc1 &= (PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  162. p->misc2 = i365_get (s, PD67_MISC_CTL_2);
  163. for (i = 0; i < 6; i++)
  164. p->timer[i] = i365_get (s, PD67_TIME_SETUP (0) + i);
  165. }
  166. static void cirrus_set_state (socket_info_t * s)
  167. {
  168. int i;
  169. u_char misc;
  170. cirrus_state_t *p = &s->c_state;
  171. misc = i365_get (s, PD67_MISC_CTL_2);
  172. i365_set (s, PD67_MISC_CTL_2, p->misc2);
  173. if (misc & PD67_MC2_SUSPEND)
  174. udelay (50000);
  175. misc = i365_get (s, PD67_MISC_CTL_1);
  176. misc &= ~(PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  177. i365_set (s, PD67_MISC_CTL_1, misc | p->misc1);
  178. for (i = 0; i < 6; i++)
  179. i365_set (s, PD67_TIME_SETUP (0) + i, p->timer[i]);
  180. }
  181. static u_int cirrus_set_opts (socket_info_t * s)
  182. {
  183. cirrus_state_t *p = &s->c_state;
  184. u_int mask = 0xffff;
  185. char buf[200] = {0};
  186. if (has_ring == -1)
  187. has_ring = 1;
  188. flip (p->misc2, PD67_MC2_IRQ15_RI, has_ring);
  189. flip (p->misc2, PD67_MC2_DYNAMIC_MODE, dynamic_mode);
  190. #if DEBUG
  191. if (p->misc2 & PD67_MC2_IRQ15_RI)
  192. strcat (buf, " [ring]");
  193. if (p->misc2 & PD67_MC2_DYNAMIC_MODE)
  194. strcat (buf, " [dyn mode]");
  195. if (p->misc1 & PD67_MC1_INPACK_ENA)
  196. strcat (buf, " [inpack]");
  197. #endif
  198. if (p->misc2 & PD67_MC2_IRQ15_RI)
  199. mask &= ~0x8000;
  200. if (has_led > 0) {
  201. #if DEBUG
  202. strcat (buf, " [led]");
  203. #endif
  204. mask &= ~0x1000;
  205. }
  206. if (has_dma > 0) {
  207. #if DEBUG
  208. strcat (buf, " [dma]");
  209. #endif
  210. mask &= ~0x0600;
  211. flip (p->misc2, PD67_MC2_FREQ_BYPASS, freq_bypass);
  212. #if DEBUG
  213. if (p->misc2 & PD67_MC2_FREQ_BYPASS)
  214. strcat (buf, " [freq bypass]");
  215. #endif
  216. }
  217. if (setup_time >= 0)
  218. p->timer[0] = p->timer[3] = setup_time;
  219. if (cmd_time > 0) {
  220. p->timer[1] = cmd_time;
  221. p->timer[4] = cmd_time * 2 + 4;
  222. }
  223. if (p->timer[1] == 0) {
  224. p->timer[1] = 6;
  225. p->timer[4] = 16;
  226. if (p->timer[0] == 0)
  227. p->timer[0] = p->timer[3] = 1;
  228. }
  229. if (recov_time >= 0)
  230. p->timer[2] = p->timer[5] = recov_time;
  231. debug ("i82365 Opt: %s [%d/%d/%d] [%d/%d/%d]\n",
  232. buf,
  233. p->timer[0], p->timer[1], p->timer[2],
  234. p->timer[3], p->timer[4], p->timer[5]);
  235. return mask;
  236. }
  237. /*======================================================================
  238. Routines to handle common CardBus options
  239. ======================================================================*/
  240. /* Default settings for PCI command configuration register */
  241. #define CMD_DFLT (PCI_COMMAND_IO|PCI_COMMAND_MEMORY| \
  242. PCI_COMMAND_MASTER|PCI_COMMAND_WAIT)
  243. static void cb_get_state (socket_info_t * s)
  244. {
  245. pci_readb (s, PCI_CACHE_LINE_SIZE, &s->cache);
  246. pci_readb (s, PCI_LATENCY_TIMER, &s->pci_lat);
  247. pci_readb (s, CB_LATENCY_TIMER, &s->cb_lat);
  248. pci_readb (s, CB_CARDBUS_BUS, &s->cap.cardbus);
  249. pci_readb (s, CB_SUBORD_BUS, &s->sub_bus);
  250. pci_readw (s, CB_BRIDGE_CONTROL, &s->bcr);
  251. }
  252. static void cb_set_state (socket_info_t * s)
  253. {
  254. pci_writew (s, PCI_COMMAND, CMD_DFLT);
  255. pci_writeb (s, PCI_CACHE_LINE_SIZE, s->cache);
  256. pci_writeb (s, PCI_LATENCY_TIMER, s->pci_lat);
  257. pci_writeb (s, CB_LATENCY_TIMER, s->cb_lat);
  258. pci_writeb (s, CB_CARDBUS_BUS, s->cap.cardbus);
  259. pci_writeb (s, CB_SUBORD_BUS, s->sub_bus);
  260. pci_writew (s, CB_BRIDGE_CONTROL, s->bcr);
  261. }
  262. static void cb_set_opts (socket_info_t * s)
  263. {
  264. }
  265. /*======================================================================
  266. Power control for Cardbus controllers: used both for 16-bit and
  267. Cardbus cards.
  268. ======================================================================*/
  269. static int cb_set_power (socket_info_t * s, socket_state_t * state)
  270. {
  271. u_int reg = 0;
  272. reg = I365_PWR_NORESET;
  273. if (state->flags & SS_PWR_AUTO)
  274. reg |= I365_PWR_AUTO;
  275. if (state->flags & SS_OUTPUT_ENA)
  276. reg |= I365_PWR_OUT;
  277. if (state->Vpp != 0) {
  278. if (state->Vpp == 120) {
  279. reg |= I365_VPP1_12V;
  280. puts (" 12V card found: ");
  281. } else if (state->Vpp == state->Vcc) {
  282. reg |= I365_VPP1_5V;
  283. } else {
  284. puts (" power not found: ");
  285. return -1;
  286. }
  287. }
  288. if (state->Vcc != 0) {
  289. reg |= I365_VCC_5V;
  290. if (state->Vcc == 33) {
  291. puts (" 3.3V card found: ");
  292. i365_bset (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  293. } else if (state->Vcc == 50) {
  294. puts (" 5V card found: ");
  295. i365_bclr (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  296. } else {
  297. puts (" power not found: ");
  298. return -1;
  299. }
  300. }
  301. if (reg != i365_get (s, I365_POWER)) {
  302. reg = (I365_PWR_OUT | I365_PWR_NORESET | I365_VCC_5V | I365_VPP1_5V);
  303. i365_set (s, I365_POWER, reg);
  304. }
  305. return 0;
  306. }
  307. /*======================================================================
  308. Generic routines to get and set controller options
  309. ======================================================================*/
  310. static void get_bridge_state (socket_info_t * s)
  311. {
  312. cirrus_get_state (s);
  313. cb_get_state (s);
  314. }
  315. static void set_bridge_state (socket_info_t * s)
  316. {
  317. cb_set_state (s);
  318. i365_set (s, I365_GBLCTL, 0x00);
  319. i365_set (s, I365_GENCTL, 0x00);
  320. cirrus_set_state (s);
  321. }
  322. static void set_bridge_opts (socket_info_t * s)
  323. {
  324. cirrus_set_opts (s);
  325. cb_set_opts (s);
  326. }
  327. /*====================================================================*/
  328. #define PD67_EXT_INDEX 0x2e /* Extension index */
  329. #define PD67_EXT_DATA 0x2f /* Extension data */
  330. #define PD67_EXD_VS1(s) (0x01 << ((s)<<1))
  331. #define pd67_ext_get(s, r) \
  332. (i365_set(s, PD67_EXT_INDEX, r), i365_get(s, PD67_EXT_DATA))
  333. static int i365_get_status (socket_info_t * s, u_int * value)
  334. {
  335. u_int status;
  336. u_char val;
  337. u_char power, vcc, vpp;
  338. u_int powerstate;
  339. status = i365_get (s, I365_IDENT);
  340. status = i365_get (s, I365_STATUS);
  341. *value = ((status & I365_CS_DETECT) == I365_CS_DETECT) ? SS_DETECT : 0;
  342. if (i365_get (s, I365_INTCTL) & I365_PC_IOCARD) {
  343. *value |= (status & I365_CS_STSCHG) ? 0 : SS_STSCHG;
  344. } else {
  345. *value |= (status & I365_CS_BVD1) ? 0 : SS_BATDEAD;
  346. *value |= (status & I365_CS_BVD2) ? 0 : SS_BATWARN;
  347. }
  348. *value |= (status & I365_CS_WRPROT) ? SS_WRPROT : 0;
  349. *value |= (status & I365_CS_READY) ? SS_READY : 0;
  350. *value |= (status & I365_CS_POWERON) ? SS_POWERON : 0;
  351. /* Check for Cirrus CL-PD67xx chips */
  352. i365_set (s, PD67_CHIP_INFO, 0);
  353. val = i365_get (s, PD67_CHIP_INFO);
  354. s->type = -1;
  355. if ((val & PD67_INFO_CHIP_ID) == PD67_INFO_CHIP_ID) {
  356. val = i365_get (s, PD67_CHIP_INFO);
  357. if ((val & PD67_INFO_CHIP_ID) == 0) {
  358. s->type = (val & PD67_INFO_SLOTS) ? IS_PD672X : IS_PD6710;
  359. i365_set (s, PD67_EXT_INDEX, 0xe5);
  360. if (i365_get (s, PD67_EXT_INDEX) != 0xe5)
  361. s->type = IS_VT83C469;
  362. }
  363. } else {
  364. printf ("no Cirrus Chip found\n");
  365. *value = 0;
  366. return -1;
  367. }
  368. power = i365_get (s, I365_POWER);
  369. state.flags |= (power & I365_PWR_AUTO) ? SS_PWR_AUTO : 0;
  370. state.flags |= (power & I365_PWR_OUT) ? SS_OUTPUT_ENA : 0;
  371. vcc = power & I365_VCC_MASK;
  372. vpp = power & I365_VPP1_MASK;
  373. state.Vcc = state.Vpp = 0;
  374. if((vcc== 0) || (vpp == 0)) {
  375. /*
  376. * On the Cirrus we get the info which card voltage
  377. * we have in EXTERN DATA and write it to MISC_CTL1
  378. */
  379. powerstate = pd67_ext_get(s, PD67_EXTERN_DATA);
  380. if (powerstate & PD67_EXD_VS1(0)) {
  381. /* 5V Card */
  382. i365_bclr (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  383. } else {
  384. /* 3.3V Card */
  385. i365_bset (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  386. }
  387. i365_set (s, I365_POWER, (I365_PWR_OUT | I365_PWR_NORESET | I365_VCC_5V | I365_VPP1_5V));
  388. power = i365_get (s, I365_POWER);
  389. }
  390. if (power & I365_VCC_5V) {
  391. state.Vcc = (i365_get(s, PD67_MISC_CTL_1) & PD67_MC1_VCC_3V) ? 33 : 50;
  392. }
  393. if (power == I365_VPP1_12V)
  394. state.Vpp = 120;
  395. /* IO card, RESET flags, IO interrupt */
  396. power = i365_get (s, I365_INTCTL);
  397. state.flags |= (power & I365_PC_RESET) ? 0 : SS_RESET;
  398. if (power & I365_PC_IOCARD)
  399. state.flags |= SS_IOCARD;
  400. state.io_irq = power & I365_IRQ_MASK;
  401. /* Card status change mask */
  402. power = i365_get (s, I365_CSCINT);
  403. state.csc_mask = (power & I365_CSC_DETECT) ? SS_DETECT : 0;
  404. if (state.flags & SS_IOCARD)
  405. state.csc_mask |= (power & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  406. else {
  407. state.csc_mask |= (power & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  408. state.csc_mask |= (power & I365_CSC_BVD2) ? SS_BATWARN : 0;
  409. state.csc_mask |= (power & I365_CSC_READY) ? SS_READY : 0;
  410. }
  411. debug ("i82365: GetStatus(0) = flags %#3.3x, Vcc %d, Vpp %d, "
  412. "io_irq %d, csc_mask %#2.2x\n", state.flags,
  413. state.Vcc, state.Vpp, state.io_irq, state.csc_mask);
  414. return 0;
  415. } /* i365_get_status */
  416. static int i365_set_socket (socket_info_t * s, socket_state_t * state)
  417. {
  418. u_char reg;
  419. set_bridge_state (s);
  420. /* IO card, RESET flag */
  421. reg = 0;
  422. reg |= (state->flags & SS_RESET) ? 0 : I365_PC_RESET;
  423. reg |= (state->flags & SS_IOCARD) ? I365_PC_IOCARD : 0;
  424. i365_set (s, I365_INTCTL, reg);
  425. cb_set_power (s, state);
  426. #if 0
  427. /* Card status change interrupt mask */
  428. reg = s->cs_irq << 4;
  429. if (state->csc_mask & SS_DETECT)
  430. reg |= I365_CSC_DETECT;
  431. if (state->flags & SS_IOCARD) {
  432. if (state->csc_mask & SS_STSCHG)
  433. reg |= I365_CSC_STSCHG;
  434. } else {
  435. if (state->csc_mask & SS_BATDEAD)
  436. reg |= I365_CSC_BVD1;
  437. if (state->csc_mask & SS_BATWARN)
  438. reg |= I365_CSC_BVD2;
  439. if (state->csc_mask & SS_READY)
  440. reg |= I365_CSC_READY;
  441. }
  442. i365_set (s, I365_CSCINT, reg);
  443. i365_get (s, I365_CSC);
  444. #endif /* 0 */
  445. return 0;
  446. } /* i365_set_socket */
  447. /*====================================================================*/
  448. static int i365_set_mem_map (socket_info_t * s, struct pccard_mem_map *mem)
  449. {
  450. u_short base, i;
  451. u_char map;
  452. debug ("i82365: SetMemMap(%d, %#2.2x, %d ns, %#5.5lx-%#5.5lx, %#5.5x)\n",
  453. mem->map, mem->flags, mem->speed,
  454. mem->sys_start, mem->sys_stop, mem->card_start);
  455. map = mem->map;
  456. if ((map > 4) ||
  457. (mem->card_start > 0x3ffffff) ||
  458. (mem->sys_start > mem->sys_stop) ||
  459. (mem->speed > 1000)) {
  460. return -1;
  461. }
  462. /* Turn off the window before changing anything */
  463. if (i365_get (s, I365_ADDRWIN) & I365_ENA_MEM (map))
  464. i365_bclr (s, I365_ADDRWIN, I365_ENA_MEM (map));
  465. /* Take care of high byte, for PCI controllers */
  466. i365_set (s, CB_MEM_PAGE (map), mem->sys_start >> 24);
  467. base = I365_MEM (map);
  468. i = (mem->sys_start >> 12) & 0x0fff;
  469. if (mem->flags & MAP_16BIT)
  470. i |= I365_MEM_16BIT;
  471. if (mem->flags & MAP_0WS)
  472. i |= I365_MEM_0WS;
  473. i365_set_pair (s, base + I365_W_START, i);
  474. i = (mem->sys_stop >> 12) & 0x0fff;
  475. switch (mem->speed / CYCLE_TIME) {
  476. case 0:
  477. break;
  478. case 1:
  479. i |= I365_MEM_WS0;
  480. break;
  481. case 2:
  482. i |= I365_MEM_WS1;
  483. break;
  484. default:
  485. i |= I365_MEM_WS1 | I365_MEM_WS0;
  486. break;
  487. }
  488. i365_set_pair (s, base + I365_W_STOP, i);
  489. i = 0;
  490. if (mem->flags & MAP_WRPROT)
  491. i |= I365_MEM_WRPROT;
  492. if (mem->flags & MAP_ATTRIB)
  493. i |= I365_MEM_REG;
  494. i365_set_pair (s, base + I365_W_OFF, i);
  495. /* set System Memory map Upper Adress */
  496. i365_set(s, PD67_EXT_INDEX, PD67_MEM_PAGE(map));
  497. i365_set(s, PD67_EXT_DATA, ((mem->sys_start >> 24) & 0xff));
  498. /* Turn on the window if necessary */
  499. if (mem->flags & MAP_ACTIVE)
  500. i365_bset (s, I365_ADDRWIN, I365_ENA_MEM (map));
  501. return 0;
  502. } /* i365_set_mem_map */
  503. static int i365_set_io_map (socket_info_t * s, struct pccard_io_map *io)
  504. {
  505. u_char map, ioctl;
  506. map = io->map;
  507. /* comment out: comparison is always false due to limited range of data type */
  508. if ((map > 1) || /* (io->start > 0xffff) || (io->stop > 0xffff) || */
  509. (io->stop < io->start))
  510. return -1;
  511. /* Turn off the window before changing anything */
  512. if (i365_get (s, I365_ADDRWIN) & I365_ENA_IO (map))
  513. i365_bclr (s, I365_ADDRWIN, I365_ENA_IO (map));
  514. i365_set_pair (s, I365_IO (map) + I365_W_START, io->start);
  515. i365_set_pair (s, I365_IO (map) + I365_W_STOP, io->stop);
  516. ioctl = i365_get (s, I365_IOCTL) & ~I365_IOCTL_MASK (map);
  517. if (io->speed)
  518. ioctl |= I365_IOCTL_WAIT (map);
  519. if (io->flags & MAP_0WS)
  520. ioctl |= I365_IOCTL_0WS (map);
  521. if (io->flags & MAP_16BIT)
  522. ioctl |= I365_IOCTL_16BIT (map);
  523. if (io->flags & MAP_AUTOSZ)
  524. ioctl |= I365_IOCTL_IOCS16 (map);
  525. i365_set (s, I365_IOCTL, ioctl);
  526. /* Turn on the window if necessary */
  527. if (io->flags & MAP_ACTIVE)
  528. i365_bset (s, I365_ADDRWIN, I365_ENA_IO (map));
  529. return 0;
  530. } /* i365_set_io_map */
  531. /*====================================================================*/
  532. /*
  533. * PCI_ADDR = (HOST_ADDR - 0xfe000000)
  534. * see MPC 8245 Users Manual Adress Map B
  535. */
  536. #define HOST_TO_PCI(addr) ((addr) - 0xfe000000)
  537. #define PCI_TO_HOST(addr) ((addr) + 0xfe000000)
  538. static int i82365_init (void)
  539. {
  540. u_int val;
  541. int i;
  542. if ((socket.dev = pci_find_devices (supported, 0)) < 0) {
  543. /* Controller not found */
  544. printf ("No PD67290 device found !!\n");
  545. return 1;
  546. }
  547. debug ("i82365 Device Found!\n");
  548. socket.cb_phys = PCMCIA_IO_BASE;
  549. /* set base address */
  550. pci_write_config_dword (socket.dev, PCI_BASE_ADDRESS_0,
  551. HOST_TO_PCI(socket.cb_phys));
  552. /* enable mapped memory and IO addresses */
  553. pci_write_config_dword (socket.dev,
  554. PCI_COMMAND,
  555. PCI_COMMAND_MEMORY |
  556. PCI_COMMAND_IO | PCI_COMMAND_WAIT);
  557. get_bridge_state (&socket);
  558. set_bridge_opts (&socket);
  559. i = i365_get_status (&socket, &val);
  560. if (i > -1) {
  561. puts (pcic[socket.type].name);
  562. } else {
  563. printf ("i82365: Controller not found.\n");
  564. return 1;
  565. }
  566. if((val & SS_DETECT) != SS_DETECT){
  567. puts ("No card\n");
  568. return 1;
  569. }
  570. state.flags |= SS_OUTPUT_ENA;
  571. i365_set_socket (&socket, &state);
  572. for (i = 500; i; i--) {
  573. if ((i365_get (&socket, I365_STATUS) & I365_CS_READY))
  574. break;
  575. udelay (1000);
  576. }
  577. if (i == 0) {
  578. /* PC Card not ready for data transfer */
  579. puts ("i82365 PC Card not ready for data transfer\n");
  580. return 1;
  581. }
  582. debug (" PC Card ready for data transfer: ");
  583. mem.map = 0;
  584. mem.flags = MAP_ATTRIB | MAP_ACTIVE;
  585. mem.speed = 300;
  586. mem.sys_start = CONFIG_SYS_PCMCIA_MEM_ADDR;
  587. mem.sys_stop = CONFIG_SYS_PCMCIA_MEM_ADDR + CONFIG_SYS_PCMCIA_MEM_SIZE - 1;
  588. mem.card_start = 0;
  589. i365_set_mem_map (&socket, &mem);
  590. mem.map = 1;
  591. mem.flags = MAP_ACTIVE;
  592. mem.speed = 300;
  593. mem.sys_start = CONFIG_SYS_PCMCIA_MEM_ADDR + CONFIG_SYS_PCMCIA_MEM_SIZE;
  594. mem.sys_stop = CONFIG_SYS_PCMCIA_MEM_ADDR + (2 * CONFIG_SYS_PCMCIA_MEM_SIZE) - 1;
  595. mem.card_start = 0;
  596. i365_set_mem_map (&socket, &mem);
  597. #ifdef DEBUG
  598. i82365_dump_regions (socket.dev);
  599. #endif
  600. return 0;
  601. }
  602. static void i82365_exit (void)
  603. {
  604. io.map = 0;
  605. io.flags = 0;
  606. io.speed = 0;
  607. io.start = 0;
  608. io.stop = 0x1;
  609. i365_set_io_map (&socket, &io);
  610. mem.map = 0;
  611. mem.flags = 0;
  612. mem.speed = 0;
  613. mem.sys_start = 0;
  614. mem.sys_stop = 0x1000;
  615. mem.card_start = 0;
  616. i365_set_mem_map (&socket, &mem);
  617. mem.map = 1;
  618. mem.flags = 0;
  619. mem.speed = 0;
  620. mem.sys_start = 0;
  621. mem.sys_stop = 0x1000;
  622. mem.card_start = 0;
  623. i365_set_mem_map (&socket, &mem);
  624. state.Vcc = state.Vpp = 0;
  625. i365_set_socket (&socket, &state);
  626. }
  627. int pcmcia_on (void)
  628. {
  629. u_int rc;
  630. debug ("Enable PCMCIA " PCMCIA_SLOT_MSG "\n");
  631. rc = i82365_init();
  632. if (rc)
  633. goto exit;
  634. rc = check_ide_device(0);
  635. if (rc == 0)
  636. goto exit;
  637. i82365_exit();
  638. exit:
  639. return rc;
  640. }
  641. #if defined(CONFIG_CMD_PCMCIA)
  642. int pcmcia_off (void)
  643. {
  644. printf ("Disable PCMCIA " PCMCIA_SLOT_MSG "\n");
  645. i82365_exit();
  646. return 0;
  647. }
  648. #endif
  649. /*======================================================================
  650. Debug stuff
  651. ======================================================================*/
  652. #ifdef DEBUG
  653. static void i82365_dump_regions (pci_dev_t dev)
  654. {
  655. u_int tmp[2];
  656. u_int *mem = (void *) socket.cb_phys;
  657. u_char *cis = (void *) CONFIG_SYS_PCMCIA_MEM_ADDR;
  658. u_char *ide = (void *) (CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_REG_OFFSET);
  659. pci_read_config_dword (dev, 0x00, tmp + 0);
  660. pci_read_config_dword (dev, 0x80, tmp + 1);
  661. printf ("PCI CONF: %08X ... %08X\n",
  662. tmp[0], tmp[1]);
  663. printf ("PCI MEM: ... %08X ... %08X\n",
  664. mem[0x8 / 4], mem[0x800 / 4]);
  665. printf ("CIS: ...%c%c%c%c%c%c%c%c...\n",
  666. cis[0x38], cis[0x3a], cis[0x3c], cis[0x3e],
  667. cis[0x40], cis[0x42], cis[0x44], cis[0x48]);
  668. printf ("CIS CONF: %02X %02X %02X ...\n",
  669. cis[0x200], cis[0x202], cis[0x204]);
  670. printf ("IDE: %02X %02X %02X %02X %02X %02X %02X %02X\n",
  671. ide[0], ide[1], ide[2], ide[3],
  672. ide[4], ide[5], ide[6], ide[7]);
  673. }
  674. #endif /* DEBUG */
  675. #endif /* CONFIG_I82365 */