video.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * video.c - run splash screen on lcd
  3. *
  4. * Copyright (c) 2007-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <stdarg.h>
  9. #include <common.h>
  10. #include <config.h>
  11. #include <malloc.h>
  12. #include <asm/blackfin.h>
  13. #include <asm/gpio.h>
  14. #include <asm/portmux.h>
  15. #include <asm/mach-common/bits/dma.h>
  16. #include <i2c.h>
  17. #include <linux/types.h>
  18. #include <stdio_dev.h>
  19. #ifdef CONFIG_VIDEO
  20. #define DMA_SIZE16 2
  21. #include <asm/mach-common/bits/eppi.h>
  22. #include <asm/bfin_logo_230x230.h>
  23. #define LCD_X_RES 480 /*Horizontal Resolution */
  24. #define LCD_Y_RES 272 /* Vertical Resolution */
  25. #define LCD_BPP 24 /* Bit Per Pixel */
  26. #define LCD_PIXEL_SIZE (LCD_BPP / 8)
  27. #define DMA_BUS_SIZE 32
  28. #define ACTIVE_VIDEO_MEM_OFFSET 0
  29. /* -- Horizontal synchronizing --
  30. *
  31. * Timing characteristics taken from the SHARP LQ043T1DG01 datasheet
  32. * (LCY-W-06602A Page 9 of 22)
  33. *
  34. * Clock Frequency 1/Tc Min 7.83 Typ 9.00 Max 9.26 MHz
  35. *
  36. * Period TH - 525 - Clock
  37. * Pulse width THp - 41 - Clock
  38. * Horizontal period THd - 480 - Clock
  39. * Back porch THb - 2 - Clock
  40. * Front porch THf - 2 - Clock
  41. *
  42. * -- Vertical synchronizing --
  43. * Period TV - 286 - Line
  44. * Pulse width TVp - 10 - Line
  45. * Vertical period TVd - 272 - Line
  46. * Back porch TVb - 2 - Line
  47. * Front porch TVf - 2 - Line
  48. */
  49. #define LCD_CLK (8*1000*1000) /* 8MHz */
  50. /* # active data to transfer after Horizontal Delay clock */
  51. #define EPPI_HCOUNT LCD_X_RES
  52. /* # active lines to transfer after Vertical Delay clock */
  53. #define EPPI_VCOUNT LCD_Y_RES
  54. /* Samples per Line = 480 (active data) + 45 (padding) */
  55. #define EPPI_LINE 525
  56. /* Lines per Frame = 272 (active data) + 14 (padding) */
  57. #define EPPI_FRAME 286
  58. /* FS1 (Hsync) Width (Typical)*/
  59. #define EPPI_FS1W_HBL 41
  60. /* FS1 (Hsync) Period (Typical) */
  61. #define EPPI_FS1P_AVPL EPPI_LINE
  62. /* Horizontal Delay clock after assertion of Hsync (Typical) */
  63. #define EPPI_HDELAY 43
  64. /* FS2 (Vsync) Width = FS1 (Hsync) Period * 10 */
  65. #define EPPI_FS2W_LVB (EPPI_LINE * 10)
  66. /* FS2 (Vsync) Period = FS1 (Hsync) Period * Lines per Frame */
  67. #define EPPI_FS2P_LAVF (EPPI_LINE * EPPI_FRAME)
  68. /* Vertical Delay after assertion of Vsync (2 Lines) */
  69. #define EPPI_VDELAY 12
  70. #define EPPI_CLIP 0xFF00FF00
  71. /* EPPI Control register configuration value for RGB out
  72. * - EPPI as Output
  73. * GP 2 frame sync mode,
  74. * Internal Clock generation disabled, Internal FS generation enabled,
  75. * Receives samples on EPPI_CLK raising edge, Transmits samples on EPPI_CLK falling edge,
  76. * FS1 & FS2 are active high,
  77. * DLEN = 6 (24 bits for RGB888 out) or 5 (18 bits for RGB666 out)
  78. * DMA Unpacking disabled when RGB Formating is enabled, otherwise DMA unpacking enabled
  79. * Swapping Enabled,
  80. * One (DMA) Channel Mode,
  81. * RGB Formatting Enabled for RGB666 output, disabled for RGB888 output
  82. * Regular watermark - when FIFO is 100% full,
  83. * Urgent watermark - when FIFO is 75% full
  84. */
  85. #define EPPI_CONTROL (0x20136E2E)
  86. static inline u16 get_eppi_clkdiv(u32 target_ppi_clk)
  87. {
  88. u32 sclk = get_sclk();
  89. /* EPPI_CLK = (SCLK) / (2 * (EPPI_CLKDIV[15:0] + 1)) */
  90. return (((sclk / target_ppi_clk) / 2) - 1);
  91. }
  92. void Init_PPI(void)
  93. {
  94. u16 eppi_clkdiv = get_eppi_clkdiv(LCD_CLK);
  95. bfin_write_EPPI0_FS1W_HBL(EPPI_FS1W_HBL);
  96. bfin_write_EPPI0_FS1P_AVPL(EPPI_FS1P_AVPL);
  97. bfin_write_EPPI0_FS2W_LVB(EPPI_FS2W_LVB);
  98. bfin_write_EPPI0_FS2P_LAVF(EPPI_FS2P_LAVF);
  99. bfin_write_EPPI0_CLIP(EPPI_CLIP);
  100. bfin_write_EPPI0_FRAME(EPPI_FRAME);
  101. bfin_write_EPPI0_LINE(EPPI_LINE);
  102. bfin_write_EPPI0_HCOUNT(EPPI_HCOUNT);
  103. bfin_write_EPPI0_HDELAY(EPPI_HDELAY);
  104. bfin_write_EPPI0_VCOUNT(EPPI_VCOUNT);
  105. bfin_write_EPPI0_VDELAY(EPPI_VDELAY);
  106. bfin_write_EPPI0_CLKDIV(eppi_clkdiv);
  107. /*
  108. * DLEN = 6 (24 bits for RGB888 out) or 5 (18 bits for RGB666 out)
  109. * RGB Formatting Enabled for RGB666 output, disabled for RGB888 output
  110. */
  111. #if defined(CONFIG_VIDEO_RGB666)
  112. bfin_write_EPPI0_CONTROL((EPPI_CONTROL & ~DLENGTH) | DLEN_18 |
  113. RGB_FMT_EN);
  114. #else
  115. bfin_write_EPPI0_CONTROL(((EPPI_CONTROL & ~DLENGTH) | DLEN_24) &
  116. ~RGB_FMT_EN);
  117. #endif
  118. }
  119. #define DEB2_URGENT 0x2000 /* DEB2 Urgent */
  120. void Init_DMA(void *dst)
  121. {
  122. #if defined(CONFIG_DEB_DMA_URGENT)
  123. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE() | DEB2_URGENT);
  124. #endif
  125. bfin_write_DMA12_START_ADDR(dst);
  126. /* X count */
  127. bfin_write_DMA12_X_COUNT((LCD_X_RES * LCD_BPP) / DMA_BUS_SIZE);
  128. bfin_write_DMA12_X_MODIFY(DMA_BUS_SIZE / 8);
  129. /* Y count */
  130. bfin_write_DMA12_Y_COUNT(LCD_Y_RES);
  131. bfin_write_DMA12_Y_MODIFY(DMA_BUS_SIZE / 8);
  132. /* DMA Config */
  133. bfin_write_DMA12_CONFIG(
  134. WDSIZE_32 | /* 32 bit DMA */
  135. DMA2D | /* 2D DMA */
  136. FLOW_AUTO /* autobuffer mode */
  137. );
  138. }
  139. void Init_Ports(void)
  140. {
  141. const unsigned short pins[] = {
  142. P_PPI0_D0, P_PPI0_D1, P_PPI0_D2, P_PPI0_D3, P_PPI0_D4,
  143. P_PPI0_D5, P_PPI0_D6, P_PPI0_D7, P_PPI0_D8, P_PPI0_D9,
  144. P_PPI0_D10, P_PPI0_D11, P_PPI0_D12, P_PPI0_D13, P_PPI0_D14,
  145. P_PPI0_D15, P_PPI0_D16, P_PPI0_D17,
  146. #if !defined(CONFIG_VIDEO_RGB666)
  147. P_PPI0_D18, P_PPI0_D19, P_PPI0_D20, P_PPI0_D21, P_PPI0_D22,
  148. P_PPI0_D23,
  149. #endif
  150. P_PPI0_CLK, P_PPI0_FS1, P_PPI0_FS2, 0,
  151. };
  152. peripheral_request_list(pins, "lcd");
  153. gpio_request(GPIO_PE3, "lcd-disp");
  154. gpio_direction_output(GPIO_PE3, 1);
  155. }
  156. void EnableDMA(void)
  157. {
  158. bfin_write_DMA12_CONFIG(bfin_read_DMA12_CONFIG() | DMAEN);
  159. }
  160. void DisableDMA(void)
  161. {
  162. bfin_write_DMA12_CONFIG(bfin_read_DMA12_CONFIG() & ~DMAEN);
  163. }
  164. /* enable and disable PPI functions */
  165. void EnablePPI(void)
  166. {
  167. bfin_write_EPPI0_CONTROL(bfin_read_EPPI0_CONTROL() | EPPI_EN);
  168. }
  169. void DisablePPI(void)
  170. {
  171. bfin_write_EPPI0_CONTROL(bfin_read_EPPI0_CONTROL() & ~EPPI_EN);
  172. }
  173. int video_init(void *dst)
  174. {
  175. Init_Ports();
  176. Init_DMA(dst);
  177. EnableDMA();
  178. Init_PPI();
  179. EnablePPI();
  180. return 0;
  181. }
  182. void video_stop(void)
  183. {
  184. DisablePPI();
  185. DisableDMA();
  186. }
  187. static void dma_bitblit(void *dst, fastimage_t *logo, int x, int y)
  188. {
  189. if (dcache_status())
  190. blackfin_dcache_flush_range(logo->data,
  191. logo->data + logo->size);
  192. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  193. /* Setup destination start address */
  194. bfin_write_MDMA_D0_START_ADDR(dst + ((x & -2) * LCD_PIXEL_SIZE)
  195. + (y * LCD_X_RES * LCD_PIXEL_SIZE));
  196. /* Setup destination xcount */
  197. bfin_write_MDMA_D0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  198. /* Setup destination xmodify */
  199. bfin_write_MDMA_D0_X_MODIFY(DMA_SIZE16);
  200. /* Setup destination ycount */
  201. bfin_write_MDMA_D0_Y_COUNT(logo->height);
  202. /* Setup destination ymodify */
  203. bfin_write_MDMA_D0_Y_MODIFY((LCD_X_RES - logo->width) * LCD_PIXEL_SIZE +
  204. DMA_SIZE16);
  205. /* Setup Source start address */
  206. bfin_write_MDMA_S0_START_ADDR(logo->data);
  207. /* Setup Source xcount */
  208. bfin_write_MDMA_S0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  209. /* Setup Source xmodify */
  210. bfin_write_MDMA_S0_X_MODIFY(DMA_SIZE16);
  211. /* Setup Source ycount */
  212. bfin_write_MDMA_S0_Y_COUNT(logo->height);
  213. /* Setup Source ymodify */
  214. bfin_write_MDMA_S0_Y_MODIFY(DMA_SIZE16);
  215. /* Enable source DMA */
  216. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16 | DMA2D);
  217. SSYNC();
  218. bfin_write_MDMA_D0_CONFIG(WNR | DMAEN | WDSIZE_16 | DMA2D);
  219. while (bfin_read_MDMA_D0_IRQ_STATUS() & DMA_RUN) ;
  220. bfin_write_MDMA_S0_IRQ_STATUS(bfin_read_MDMA_S0_IRQ_STATUS() | DMA_DONE
  221. | DMA_ERR);
  222. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() | DMA_DONE
  223. | DMA_ERR);
  224. }
  225. void video_putc(const char c)
  226. {
  227. }
  228. void video_puts(const char *s)
  229. {
  230. }
  231. int drv_video_init(void)
  232. {
  233. int error, devices = 1;
  234. struct stdio_dev videodev;
  235. u8 *dst;
  236. u32 fbmem_size =
  237. LCD_X_RES * LCD_Y_RES * LCD_PIXEL_SIZE + ACTIVE_VIDEO_MEM_OFFSET;
  238. dst = malloc(fbmem_size);
  239. if (dst == NULL) {
  240. printf("Failed to alloc FB memory\n");
  241. return -1;
  242. }
  243. #ifdef EASYLOGO_ENABLE_GZIP
  244. unsigned char *data = EASYLOGO_DECOMP_BUFFER;
  245. unsigned long src_len = EASYLOGO_ENABLE_GZIP;
  246. if (gunzip(data, bfin_logo.size, bfin_logo.data, &src_len)) {
  247. puts("Failed to decompress logo\n");
  248. free(dst);
  249. return -1;
  250. }
  251. bfin_logo.data = data;
  252. #endif
  253. memset(dst + ACTIVE_VIDEO_MEM_OFFSET, bfin_logo.data[0],
  254. fbmem_size - ACTIVE_VIDEO_MEM_OFFSET);
  255. dma_bitblit(dst + ACTIVE_VIDEO_MEM_OFFSET, &bfin_logo,
  256. (LCD_X_RES - bfin_logo.width) / 2,
  257. (LCD_Y_RES - bfin_logo.height) / 2);
  258. video_init(dst); /* Video initialization */
  259. memset(&videodev, 0, sizeof(videodev));
  260. strcpy(videodev.name, "video");
  261. videodev.ext = DEV_EXT_VIDEO; /* Video extensions */
  262. videodev.flags = DEV_FLAGS_SYSTEM; /* No Output */
  263. videodev.putc = video_putc; /* 'putc' function */
  264. videodev.puts = video_puts; /* 'puts' function */
  265. error = stdio_register(&videodev);
  266. return (error == 0) ? devices : error;
  267. }
  268. #endif