walnut.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <spd_sdram.h>
  26. int board_early_init_f(void)
  27. {
  28. /*-------------------------------------------------------------------------+
  29. | Interrupt controller setup for the Walnut/Sycamore board.
  30. | Note: IRQ 0-15 405GP internally generated; active high; level sensitive
  31. | IRQ 16 405GP internally generated; active low; level sensitive
  32. | IRQ 17-24 RESERVED
  33. | IRQ 25 (EXT IRQ 0) FPGA; active high; level sensitive
  34. | IRQ 26 (EXT IRQ 1) SMI; active high; level sensitive
  35. | IRQ 27 (EXT IRQ 2) Not Used
  36. | IRQ 28 (EXT IRQ 3) PCI SLOT 3; active low; level sensitive
  37. | IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  38. | IRQ 30 (EXT IRQ 5) PCI SLOT 1; active low; level sensitive
  39. | IRQ 31 (EXT IRQ 6) PCI SLOT 0; active low; level sensitive
  40. | Note for Walnut board:
  41. | An interrupt taken for the FPGA (IRQ 25) indicates that either
  42. | the Mouse, Keyboard, IRDA, or External Expansion caused the
  43. | interrupt. The FPGA must be read to determine which device
  44. | caused the interrupt. The default setting of the FPGA clears
  45. |
  46. +-------------------------------------------------------------------------*/
  47. mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
  48. mtdcr(UIC0ER, 0x00000000); /* disable all ints */
  49. mtdcr(UIC0CR, 0x00000020); /* set all but FPGA SMI to be non-critical */
  50. mtdcr(UIC0PR, 0xFFFFFFE0); /* set int polarities */
  51. mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */
  52. mtdcr(UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest priority */
  53. mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
  54. /* set UART1 control to select CTS/RTS */
  55. #define FPGA_BRDC 0xF0300004
  56. *(volatile char *)(FPGA_BRDC) |= 0x1;
  57. return 0;
  58. }
  59. /*
  60. * Check Board Identity:
  61. */
  62. int checkboard(void)
  63. {
  64. char buf[64];
  65. int i = getenv_f("serial#", buf, sizeof(buf));
  66. uint pvr = get_pvr();
  67. if (pvr == PVR_405GPR_RB) {
  68. puts("Board: Sycamore - AMCC PPC405GPr Evaluation Board");
  69. } else {
  70. puts("Board: Walnut - AMCC PPC405GP Evaluation Board");
  71. }
  72. if (i > 0) {
  73. puts(", serial# ");
  74. puts(buf);
  75. }
  76. putc('\n');
  77. return (0);
  78. }
  79. /*
  80. * initdram(int board_type) reads EEPROM via I2c. EEPROM contains all of
  81. * the necessary info for SDRAM controller configuration
  82. */
  83. phys_size_t initdram(int board_type)
  84. {
  85. return spd_sdram();
  86. }