actux3.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2007
  3. * Michael Schwingen, michael@schwingen.org
  4. *
  5. * (C) Copyright 2006
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * (C) Copyright 2002
  9. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  10. *
  11. * (C) Copyright 2002
  12. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  13. * Marius Groeger <mgroeger@sysgo.de>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <common.h>
  34. #include <command.h>
  35. #include <malloc.h>
  36. #include <asm/arch/ixp425.h>
  37. #include <asm/io.h>
  38. #include <miiphy.h>
  39. #include "actux3_hw.h"
  40. DECLARE_GLOBAL_DATA_PTR;
  41. int board_early_init_f(void)
  42. {
  43. /* CS1: IPAC-X */
  44. writel(0x94d10013, IXP425_EXP_CS1);
  45. /* CS5: Debug port */
  46. writel(0x9d520003, IXP425_EXP_CS5);
  47. /* CS6: Release/Option register */
  48. writel(0x81860001, IXP425_EXP_CS6);
  49. /* CS7: LEDs */
  50. writel(0x80900003, IXP425_EXP_CS7);
  51. return 0;
  52. }
  53. int board_init(void)
  54. {
  55. gd->bd->bi_arch_number = MACH_TYPE_ACTUX3;
  56. /* adress of boot parameters */
  57. gd->bd->bi_boot_params = 0x00000100;
  58. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_IORST);
  59. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_ETHRST);
  60. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_DSR);
  61. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_DCD);
  62. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_LED5_GN);
  63. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_LED6_RT);
  64. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_LED6_GN);
  65. GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_IORST);
  66. GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_ETHRST);
  67. GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_DSR);
  68. GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_DCD);
  69. GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_LED5_GN);
  70. GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_LED6_RT);
  71. GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_LED6_GN);
  72. /*
  73. * Setup GPIO's for Interrupt inputs
  74. */
  75. GPIO_OUTPUT_DISABLE(CONFIG_SYS_GPIO_DBGINT);
  76. GPIO_OUTPUT_DISABLE(CONFIG_SYS_GPIO_ETHINT);
  77. /*
  78. * Setup GPIO's for 33MHz clock output
  79. */
  80. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_PCI_CLK);
  81. GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_EXTBUS_CLK);
  82. writel(0x011001FF, IXP425_GPIO_GPCLKR);
  83. /* we need a minimum PCI reset pulse width after enabling the clock */
  84. udelay(533);
  85. GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_IORST);
  86. GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_ETHRST);
  87. ACTUX3_LED1_RT(1);
  88. ACTUX3_LED1_GN(0);
  89. ACTUX3_LED2_RT(0);
  90. ACTUX3_LED2_GN(0);
  91. ACTUX3_LED3_RT(0);
  92. ACTUX3_LED3_GN(0);
  93. ACTUX3_LED4_GN(0);
  94. ACTUX3_LED5_RT(0);
  95. return 0;
  96. }
  97. /*
  98. * Check Board Identity
  99. */
  100. int checkboard(void)
  101. {
  102. char buf[64];
  103. int i = getenv_f("serial#", buf, sizeof(buf));
  104. puts("Board: AcTux-3 rev.");
  105. putc(ACTUX3_BOARDREL + 'A' - 1);
  106. if (i > 0) {
  107. puts (", serial# ");
  108. puts (buf);
  109. }
  110. putc('\n');
  111. return 0;
  112. }
  113. /*************************************************************************
  114. * get_board_rev() - setup to pass kernel board revision information
  115. * 0 = reserved
  116. * 1 = Rev. A
  117. * 2 = Rev. B
  118. *************************************************************************/
  119. u32 get_board_rev(void)
  120. {
  121. return ACTUX3_BOARDREL;
  122. }
  123. int dram_init(void)
  124. {
  125. gd->ram_size = get_ram_size(CONFIG_SYS_SDRAM_BASE, 128<<20);
  126. return 0;
  127. }
  128. void reset_phy(void)
  129. {
  130. int i;
  131. /* initialize the PHY */
  132. miiphy_reset("NPE0", CONFIG_PHY_ADDR);
  133. /* all LED outputs = Link/Act */
  134. miiphy_write("NPE0", CONFIG_PHY_ADDR, 0x16, 0x0AAA);
  135. /*
  136. * The Marvell 88E6060 switch comes up with all ports disabled.
  137. * set all ethernet switch ports to forwarding state
  138. */
  139. for (i = 1; i <= 5; i++)
  140. miiphy_write("NPE0", CONFIG_PHY_ADDR + 8 + i, 0x04, 0x03);
  141. }