kwbimage.cfg 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. #
  2. # (C) Copyright 2011
  3. # Jason Cooper <u-boot@lakedaemon.net>
  4. #
  5. # Based on work by:
  6. # Marvell Semiconductor <www.marvell.com>
  7. # Written-by: Siddarth Gore <gores@marvell.com>
  8. #
  9. # See file CREDITS for list of people who contributed to this
  10. # project.
  11. #
  12. # This program is free software; you can redistribute it and/or
  13. # modify it under the terms of the GNU General Public License as
  14. # published by the Free Software Foundation; either version 2 of
  15. # the License, or (at your option) any later version.
  16. #
  17. # This program is distributed in the hope that it will be useful,
  18. # but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. # GNU General Public License for more details.
  21. #
  22. # You should have received a copy of the GNU General Public License
  23. # along with this program; if not, write to the Free Software
  24. # Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  25. # MA 02110-1301 USA
  26. #
  27. # Refer docs/README.kwimage for more details about how-to configure
  28. # and create kirkwood boot image
  29. #
  30. # Boot Media configurations
  31. BOOT_FROM spi
  32. # SOC registers configuration using bootrom header extension
  33. # Maximum KWBIMAGE_MAX_CONFIG configurations allowed
  34. # Configure RGMII-0/1 interface pad voltage to 1.8V
  35. DATA 0xFFD100e0 0x1b1b9b9b
  36. #Dram initalization for SINGLE x16 CL=5 @ 400MHz
  37. DATA 0xFFD01400 0x43000c30 # DDR Configuration register
  38. # bit13-0: 0xc30 (3120 DDR2 clks refresh rate)
  39. # bit23-14: zero
  40. # bit24: 1= enable exit self refresh mode on DDR access
  41. # bit25: 1 required
  42. # bit29-26: zero
  43. # bit31-30: 01
  44. DATA 0xFFD01404 0x37543000 # DDR Controller Control Low
  45. # bit 4: 0=addr/cmd in smame cycle
  46. # bit 5: 0=clk is driven during self refresh, we don't care for APX
  47. # bit 6: 0=use recommended falling edge of clk for addr/cmd
  48. # bit14: 0=input buffer always powered up
  49. # bit18: 1=cpu lock transaction enabled
  50. # bit23-20: 5=recommended value for CL=5 and STARTBURST_DEL disabled bit31=0
  51. # bit27-24: 7= CL+2, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
  52. # bit30-28: 3 required
  53. # bit31: 0=no additional STARTBURST delay
  54. DATA 0xFFD01408 0x22125451 # DDR Timing (Low) (active cycles value +1)
  55. # bit3-0: TRAS lsbs
  56. # bit7-4: TRCD
  57. # bit11- 8: TRP
  58. # bit15-12: TWR
  59. # bit19-16: TWTR
  60. # bit20: TRAS msb
  61. # bit23-21: 0x0
  62. # bit27-24: TRRD
  63. # bit31-28: TRTP
  64. DATA 0xFFD0140C 0x00000a33 # DDR Timing (High)
  65. # bit6-0: TRFC
  66. # bit8-7: TR2R
  67. # bit10-9: TR2W
  68. # bit12-11: TW2W
  69. # bit31-13: zero required
  70. DATA 0xFFD01410 0x000000cc # DDR Address Control
  71. # bit1-0: 01, Cs0width=x8
  72. # bit3-2: 10, Cs0size=1Gb
  73. # bit5-4: 01, Cs1width=x8
  74. # bit7-6: 10, Cs1size=1Gb
  75. # bit9-8: 00, Cs2width=nonexistent
  76. # bit11-10: 00, Cs2size =nonexistent
  77. # bit13-12: 00, Cs3width=nonexistent
  78. # bit15-14: 00, Cs3size =nonexistent
  79. # bit16: 0, Cs0AddrSel
  80. # bit17: 0, Cs1AddrSel
  81. # bit18: 0, Cs2AddrSel
  82. # bit19: 0, Cs3AddrSel
  83. # bit31-20: 0 required
  84. DATA 0xFFD01414 0x00000000 # DDR Open Pages Control
  85. # bit0: 0, OpenPage enabled
  86. # bit31-1: 0 required
  87. DATA 0xFFD01418 0x00000000 # DDR Operation
  88. # bit3-0: 0x0, DDR cmd
  89. # bit31-4: 0 required
  90. DATA 0xFFD0141C 0x00000C52 # DDR Mode
  91. # bit2-0: 2, BurstLen=2 required
  92. # bit3: 0, BurstType=0 required
  93. # bit6-4: 4, CL=5
  94. # bit7: 0, TestMode=0 normal
  95. # bit8: 0, DLL reset=0 normal
  96. # bit11-9: 6, auto-precharge write recovery ????????????
  97. # bit12: 0, PD must be zero
  98. # bit31-13: 0 required
  99. DATA 0xFFD01420 0x00000040 # DDR Extended Mode
  100. # bit0: 0, DDR DLL enabled
  101. # bit1: 0, DDR drive strenght normal
  102. # bit2: 0, DDR ODT control lsd (disabled)
  103. # bit5-3: 000, required
  104. # bit6: 1, DDR ODT control msb, (disabled)
  105. # bit9-7: 000, required
  106. # bit10: 0, differential DQS enabled
  107. # bit11: 0, required
  108. # bit12: 0, DDR output buffer enabled
  109. # bit31-13: 0 required
  110. DATA 0xFFD01424 0x0000F17F # DDR Controller Control High
  111. # bit2-0: 111, required
  112. # bit3 : 1 , MBUS Burst Chop disabled
  113. # bit6-4: 111, required
  114. # bit7 : 0
  115. # bit8 : 1 , add writepath sample stage, must be 1 for DDR freq >= 300MHz
  116. # bit9 : 0 , no half clock cycle addition to dataout
  117. # bit10 : 0 , 1/4 clock cycle skew enabled for addr/ctl signals
  118. # bit11 : 0 , 1/4 clock cycle skew disabled for write mesh
  119. # bit15-12: 1111 required
  120. # bit31-16: 0 required
  121. DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values)
  122. DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
  123. DATA 0xFFD01500 0x00000000 # CS[0]n Base address to 0x0
  124. DATA 0xFFD01504 0x0FFFFFF1 # CS[0]n Size
  125. # bit0: 1, Window enabled
  126. # bit1: 0, Write Protect disabled
  127. # bit3-2: 00, CS0 hit selected
  128. # bit23-4: ones, required
  129. # bit31-24: 0x0F, Size (i.e. 256MB)
  130. DATA 0xFFD01508 0x10000000 # CS[1]n Base address to 256Mb
  131. DATA 0xFFD0150C 0x0FFFFFF5 # CS[1]n Size 256Mb Window enabled for CS1
  132. DATA 0xFFD01514 0x00000000 # CS[2]n Size, window disabled
  133. DATA 0xFFD0151C 0x00000000 # CS[3]n Size, window disabled
  134. DATA 0xFFD01494 0x00030000 # DDR ODT Control (Low)
  135. DATA 0xFFD01498 0x00000000 # DDR ODT Control (High)
  136. # bit1-0: 00, ODT0 controlled by ODT Control (low) register above
  137. # bit3-2: 01, ODT1 active NEVER!
  138. # bit31-4: zero, required
  139. DATA 0xFFD0149C 0x0000E803 # CPU ODT Control
  140. DATA 0xFFD01480 0x00000001 # DDR Initialization Control
  141. #bit0=1, enable DDR init upon this register write
  142. # End of Header extension
  143. DATA 0x0 0x0