kwbimage.cfg 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. #
  2. # Copyright (C) 2011 Simon Guinot <sguinot@lacie.com>
  3. #
  4. # Based on Kirkwood support:
  5. # (C) Copyright 2009
  6. # Marvell Semiconductor <www.marvell.com>
  7. # Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  8. #
  9. # See file CREDITS for list of people who contributed to this
  10. # project.
  11. #
  12. # This program is free software; you can redistribute it and/or
  13. # modify it under the terms of the GNU General Public License as
  14. # published by the Free Software Foundation; either version 2 of
  15. # the License, or (at your option) any later version.
  16. #
  17. # This program is distributed in the hope that it will be useful,
  18. # but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. # GNU General Public License for more details.
  21. #
  22. # Refer docs/README.kwimage for more details about how-to configure
  23. # and create kirkwood boot image
  24. #
  25. # Boot Media configurations
  26. BOOT_FROM spi # Boot from SPI flash
  27. # SOC registers configuration using bootrom header extension
  28. # Maximum KWBIMAGE_MAX_CONFIG configurations allowed
  29. # Configure RGMII-0 interface pad voltage to 1.8V
  30. DATA 0xFFD100e0 0x1B1B1B9B
  31. #Dram initalization for SINGLE x16 CL=5 @ 400MHz
  32. DATA 0xFFD01400 0x43000618 # DDR Configuration register
  33. # bit13-0: 0xa00 (2560 DDR2 clks refresh rate)
  34. # bit23-14: zero
  35. # bit24: 1= enable exit self refresh mode on DDR access
  36. # bit25: 1 required
  37. # bit29-26: zero
  38. # bit31-30: 01
  39. DATA 0xFFD01404 0x35143000 # DDR Controller Control Low
  40. # bit 4: 0=addr/cmd in smame cycle
  41. # bit 5: 0=clk is driven during self refresh, we don't care for APX
  42. # bit 6: 0=use recommended falling edge of clk for addr/cmd
  43. # bit14: 0=input buffer always powered up
  44. # bit18: 1=cpu lock transaction enabled
  45. # bit23-20: 5=recommended value for CL=5 and STARTBURST_DEL disabled bit31=0
  46. # bit27-24: 8= CL+3, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
  47. # bit30-28: 3 required
  48. # bit31: 0=no additional STARTBURST delay
  49. DATA 0xFFD01408 0x11012228 # DDR Timing (Low) (active cycles value +1)
  50. # bit7-4: TRCD
  51. # bit11- 8: TRP
  52. # bit15-12: TWR
  53. # bit19-16: TWTR
  54. # bit20: TRAS msb
  55. # bit23-21: 0x0
  56. # bit27-24: TRRD
  57. # bit31-28: TRTP
  58. DATA 0xFFD0140C 0x00000A19 # DDR Timing (High)
  59. # bit6-0: TRFC
  60. # bit8-7: TR2R
  61. # bit10-9: TR2W
  62. # bit12-11: TW2W
  63. # bit31-13: zero required
  64. DATA 0xFFD01410 0x0000CCCC # DDR Address Control
  65. # bit1-0: 01, Cs0width=x16
  66. # bit3-2: 11, Cs0size=1Gb
  67. # bit5-4: 00, Cs2width=nonexistent
  68. # bit7-6: 00, Cs1size =nonexistent
  69. # bit9-8: 00, Cs2width=nonexistent
  70. # bit11-10: 00, Cs2size =nonexistent
  71. # bit13-12: 00, Cs3width=nonexistent
  72. # bit15-14: 00, Cs3size =nonexistent
  73. # bit16: 0, Cs0AddrSel
  74. # bit17: 0, Cs1AddrSel
  75. # bit18: 0, Cs2AddrSel
  76. # bit19: 0, Cs3AddrSel
  77. # bit31-20: 0 required
  78. DATA 0xFFD01414 0x00000000 # DDR Open Pages Control
  79. # bit0: 0, OpenPage enabled
  80. # bit31-1: 0 required
  81. DATA 0xFFD01418 0x00000000 # DDR Operation
  82. # bit3-0: 0x0, DDR cmd
  83. # bit31-4: 0 required
  84. DATA 0xFFD0141C 0x00000632 # DDR Mode
  85. # bit2-0: 2, BurstLen=2 required
  86. # bit3: 0, BurstType=0 required
  87. # bit6-4: 4, CL=5
  88. # bit7: 0, TestMode=0 normal
  89. # bit8: 0, DLL reset=0 normal
  90. # bit11-9: 6, auto-precharge write recovery ????????????
  91. # bit12: 0, PD must be zero
  92. # bit31-13: 0 required
  93. DATA 0xFFD01420 0x00000004 # DDR Extended Mode
  94. # bit0: 0, DDR DLL enabled
  95. # bit1: 1, DDR drive strenght reduced
  96. # bit2: 1, DDR ODT control lsd enabled
  97. # bit5-3: 000, required
  98. # bit6: 1, DDR ODT control msb, enabled
  99. # bit9-7: 000, required
  100. # bit10: 0, differential DQS enabled
  101. # bit11: 0, required
  102. # bit12: 0, DDR output buffer enabled
  103. # bit31-13: 0 required
  104. DATA 0xFFD01424 0x0000F07F # DDR Controller Control High
  105. # bit2-0: 111, required
  106. # bit3 : 1 , MBUS Burst Chop disabled
  107. # bit6-4: 111, required
  108. # bit7 : 1 , D2P Latency enabled
  109. # bit8 : 1 , add writepath sample stage, must be 1 for DDR freq >= 300MHz
  110. # bit9 : 0 , no half clock cycle addition to dataout
  111. # bit10 : 0 , 1/4 clock cycle skew enabled for addr/ctl signals
  112. # bit11 : 0 , 1/4 clock cycle skew disabled for write mesh
  113. # bit15-12: 1111 required
  114. # bit31-16: 0 required
  115. DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values)
  116. DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
  117. DATA 0xFFD01500 0x00000000 # CS[0]n Base address to 0x0
  118. DATA 0xFFD01504 0x0FFFFFF1 # CS[0]n Size
  119. # bit0: 1, Window enabled
  120. # bit1: 0, Write Protect disabled
  121. # bit3-2: 00, CS0 hit selected
  122. # bit23-4: ones, required
  123. # bit31-24: 0x07, Size (i.e. 128MB)
  124. DATA 0xFFD0150C 0x00000000 # CS[1]n Size, window disabled
  125. DATA 0xFFD01514 0x00000000 # CS[2]n Size, window disabled
  126. DATA 0xFFD0151C 0x00000000 # CS[3]n Size, window disabled
  127. DATA 0xFFD01494 0x00010000 # DDR ODT Control (Low)
  128. # bit3-0: 1, ODT0Rd, MODT[0] asserted during read from DRAM CS0
  129. # bit19-16:1, ODT0Wr, MODT[0] asserted during write to DRAM CS0
  130. DATA 0xFFD01498 0x00000000 # DDR ODT Control (High)
  131. # bit1-0: 00, ODT0 controlled by ODT Control (low) register above
  132. # bit3-2: 01, ODT1 active NEVER!
  133. # bit31-4: zero, required
  134. DATA 0xFFD0149C 0x0000E40F # CPU ODT Control
  135. # bit3-0: 1, ODT0Rd, Internal ODT asserted during read from DRAM bank0
  136. # bit7-4: 1, ODT0Wr, Internal ODT asserted during write to DRAM bank0
  137. # bit11-10:1, DQ_ODTSel. ODT select turned on
  138. DATA 0xFFD01480 0x00000001 # DDR Initialization Control
  139. #bit0=1, enable DDR init upon this register write
  140. # End of Header extension
  141. DATA 0x0 0x0