cache.h 1.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152
  1. #ifndef __ASM_SH_CACHE_H
  2. #define __ASM_SH_CACHE_H
  3. #if defined(CONFIG_SH4) || defined(CONFIG_SH4A)
  4. int cache_control(unsigned int cmd);
  5. #define L1_CACHE_BYTES 32
  6. struct __large_struct { unsigned long buf[100]; };
  7. #define __m(x) (*(struct __large_struct *)(x))
  8. void dcache_wback_range(u32 start, u32 end)
  9. {
  10. u32 v;
  11. start &= ~(L1_CACHE_BYTES - 1);
  12. for (v = start; v < end; v += L1_CACHE_BYTES) {
  13. asm volatile ("ocbwb %0" : /* no output */
  14. : "m" (__m(v)));
  15. }
  16. }
  17. void dcache_invalid_range(u32 start, u32 end)
  18. {
  19. u32 v;
  20. start &= ~(L1_CACHE_BYTES - 1);
  21. for (v = start; v < end; v += L1_CACHE_BYTES) {
  22. asm volatile ("ocbi %0" : /* no output */
  23. : "m" (__m(v)));
  24. }
  25. }
  26. #else
  27. /*
  28. * 32-bytes is the largest L1 data cache line size for SH the architecture. So
  29. * it is a safe default for DMA alignment.
  30. */
  31. #define ARCH_DMA_MINALIGN 32
  32. #endif /* CONFIG_SH4 || CONFIG_SH4A */
  33. /*
  34. * Use the L1 data cache line size value for the minimum DMA buffer alignment
  35. * on SH.
  36. */
  37. #ifndef ARCH_DMA_MINALIGN
  38. #define ARCH_DMA_MINALIGN L1_CACHE_BYTES
  39. #endif
  40. #endif /* __ASM_SH_CACHE_H */