immap_83xx.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /*
  2. * Copyright 2004-2011 Freescale Semiconductor, Inc.
  3. *
  4. * MPC83xx Internal Memory Map
  5. *
  6. * Contributors:
  7. * Dave Liu <daveliu@freescale.com>
  8. * Tanya Jiang <tanya.jiang@freescale.com>
  9. * Mandy Lavi <mandy.lavi@freescale.com>
  10. * Eran Liberty <liberty@freescale.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. */
  28. #ifndef __IMMAP_83xx__
  29. #define __IMMAP_83xx__
  30. #include <asm/types.h>
  31. #include <asm/fsl_i2c.h>
  32. #include <asm/mpc8xxx_spi.h>
  33. #include <asm/fsl_lbc.h>
  34. #include <asm/fsl_dma.h>
  35. /*
  36. * Local Access Window
  37. */
  38. typedef struct law83xx {
  39. u32 bar; /* LBIU local access window base address register */
  40. u32 ar; /* LBIU local access window attribute register */
  41. } law83xx_t;
  42. /*
  43. * System configuration registers
  44. */
  45. typedef struct sysconf83xx {
  46. u32 immrbar; /* Internal memory map base address register */
  47. u8 res0[0x04];
  48. u32 altcbar; /* Alternate configuration base address register */
  49. u8 res1[0x14];
  50. law83xx_t lblaw[4]; /* LBIU local access window */
  51. u8 res2[0x20];
  52. law83xx_t pcilaw[2]; /* PCI local access window */
  53. u8 res3[0x10];
  54. law83xx_t pcielaw[2]; /* PCI Express local access window */
  55. u8 res4[0x10];
  56. law83xx_t ddrlaw[2]; /* DDR local access window */
  57. u8 res5[0x50];
  58. u32 sgprl; /* System General Purpose Register Low */
  59. u32 sgprh; /* System General Purpose Register High */
  60. u32 spridr; /* System Part and Revision ID Register */
  61. u8 res6[0x04];
  62. u32 spcr; /* System Priority Configuration Register */
  63. u32 sicrl; /* System I/O Configuration Register Low */
  64. u32 sicrh; /* System I/O Configuration Register High */
  65. u8 res7[0x04];
  66. u32 sidcr0; /* System I/O Delay Configuration Register 0 */
  67. u32 sidcr1; /* System I/O Delay Configuration Register 1 */
  68. u32 ddrcdr; /* DDR Control Driver Register */
  69. u32 ddrdsr; /* DDR Debug Status Register */
  70. u32 obir; /* Output Buffer Impedance Register */
  71. u8 res8[0xC];
  72. u32 pecr1; /* PCI Express control register 1 */
  73. #ifdef CONFIG_MPC8308
  74. u32 sdhccr; /* eSDHC Control Registers for MPC8308 */
  75. #else
  76. u32 pecr2; /* PCI Express control register 2 */
  77. #endif
  78. u8 res9[0xB8];
  79. } sysconf83xx_t;
  80. /*
  81. * Watch Dog Timer (WDT) Registers
  82. */
  83. typedef struct wdt83xx {
  84. u8 res0[4];
  85. u32 swcrr; /* System watchdog control register */
  86. u32 swcnr; /* System watchdog count register */
  87. u8 res1[2];
  88. u16 swsrr; /* System watchdog service register */
  89. u8 res2[0xF0];
  90. } wdt83xx_t;
  91. /*
  92. * RTC/PIT Module Registers
  93. */
  94. typedef struct rtclk83xx {
  95. u32 cnr; /* control register */
  96. u32 ldr; /* load register */
  97. u32 psr; /* prescale register */
  98. u32 ctr; /* counter value field register */
  99. u32 evr; /* event register */
  100. u32 alr; /* alarm register */
  101. u8 res0[0xE8];
  102. } rtclk83xx_t;
  103. /*
  104. * Global timer module
  105. */
  106. typedef struct gtm83xx {
  107. u8 cfr1; /* Timer1/2 Configuration */
  108. u8 res0[3];
  109. u8 cfr2; /* Timer3/4 Configuration */
  110. u8 res1[10];
  111. u16 mdr1; /* Timer1 Mode Register */
  112. u16 mdr2; /* Timer2 Mode Register */
  113. u16 rfr1; /* Timer1 Reference Register */
  114. u16 rfr2; /* Timer2 Reference Register */
  115. u16 cpr1; /* Timer1 Capture Register */
  116. u16 cpr2; /* Timer2 Capture Register */
  117. u16 cnr1; /* Timer1 Counter Register */
  118. u16 cnr2; /* Timer2 Counter Register */
  119. u16 mdr3; /* Timer3 Mode Register */
  120. u16 mdr4; /* Timer4 Mode Register */
  121. u16 rfr3; /* Timer3 Reference Register */
  122. u16 rfr4; /* Timer4 Reference Register */
  123. u16 cpr3; /* Timer3 Capture Register */
  124. u16 cpr4; /* Timer4 Capture Register */
  125. u16 cnr3; /* Timer3 Counter Register */
  126. u16 cnr4; /* Timer4 Counter Register */
  127. u16 evr1; /* Timer1 Event Register */
  128. u16 evr2; /* Timer2 Event Register */
  129. u16 evr3; /* Timer3 Event Register */
  130. u16 evr4; /* Timer4 Event Register */
  131. u16 psr1; /* Timer1 Prescaler Register */
  132. u16 psr2; /* Timer2 Prescaler Register */
  133. u16 psr3; /* Timer3 Prescaler Register */
  134. u16 psr4; /* Timer4 Prescaler Register */
  135. u8 res[0xC0];
  136. } gtm83xx_t;
  137. /*
  138. * Integrated Programmable Interrupt Controller
  139. */
  140. typedef struct ipic83xx {
  141. u32 sicfr; /* System Global Interrupt Configuration Register */
  142. u32 sivcr; /* System Global Interrupt Vector Register */
  143. u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
  144. u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
  145. u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
  146. u8 res0[8];
  147. u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
  148. u32 simsr_h; /* System Internal Interrupt Mask Register - High */
  149. u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
  150. u8 res1[4];
  151. u32 sepnr; /* System External Interrupt Pending Register */
  152. u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
  153. u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
  154. u32 semsr; /* System External Interrupt Mask Register */
  155. u32 secnr; /* System External Interrupt Control Register */
  156. u32 sersr; /* System Error Status Register */
  157. u32 sermr; /* System Error Mask Register */
  158. u32 sercr; /* System Error Control Register */
  159. u8 res2[4];
  160. u32 sifcr_h; /* System Internal Interrupt Force Register - High */
  161. u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
  162. u32 sefcr; /* System External Interrupt Force Register */
  163. u32 serfr; /* System Error Force Register */
  164. u32 scvcr; /* System Critical Interrupt Vector Register */
  165. u32 smvcr; /* System Management Interrupt Vector Register */
  166. u8 res3[0x98];
  167. } ipic83xx_t;
  168. /*
  169. * System Arbiter Registers
  170. */
  171. typedef struct arbiter83xx {
  172. u32 acr; /* Arbiter Configuration Register */
  173. u32 atr; /* Arbiter Timers Register */
  174. u8 res[4];
  175. u32 aer; /* Arbiter Event Register */
  176. u32 aidr; /* Arbiter Interrupt Definition Register */
  177. u32 amr; /* Arbiter Mask Register */
  178. u32 aeatr; /* Arbiter Event Attributes Register */
  179. u32 aeadr; /* Arbiter Event Address Register */
  180. u32 aerr; /* Arbiter Event Response Register */
  181. u8 res1[0xDC];
  182. } arbiter83xx_t;
  183. /*
  184. * Reset Module
  185. */
  186. typedef struct reset83xx {
  187. u32 rcwl; /* Reset Configuration Word Low Register */
  188. u32 rcwh; /* Reset Configuration Word High Register */
  189. u8 res0[8];
  190. u32 rsr; /* Reset Status Register */
  191. u32 rmr; /* Reset Mode Register */
  192. u32 rpr; /* Reset protection Register */
  193. u32 rcr; /* Reset Control Register */
  194. u32 rcer; /* Reset Control Enable Register */
  195. u8 res1[0xDC];
  196. } reset83xx_t;
  197. /*
  198. * Clock Module
  199. */
  200. typedef struct clk83xx {
  201. u32 spmr; /* system PLL mode Register */
  202. u32 occr; /* output clock control Register */
  203. u32 sccr; /* system clock control Register */
  204. u8 res0[0xF4];
  205. } clk83xx_t;
  206. /*
  207. * Power Management Control Module
  208. */
  209. typedef struct pmc83xx {
  210. u32 pmccr; /* PMC Configuration Register */
  211. u32 pmcer; /* PMC Event Register */
  212. u32 pmcmr; /* PMC Mask Register */
  213. u32 pmccr1; /* PMC Configuration Register 1 */
  214. u32 pmccr2; /* PMC Configuration Register 2 */
  215. u8 res0[0xEC];
  216. } pmc83xx_t;
  217. /*
  218. * General purpose I/O module
  219. */
  220. typedef struct gpio83xx {
  221. u32 dir; /* direction register */
  222. u32 odr; /* open drain register */
  223. u32 dat; /* data register */
  224. u32 ier; /* interrupt event register */
  225. u32 imr; /* interrupt mask register */
  226. u32 icr; /* external interrupt control register */
  227. u8 res0[0xE8];
  228. } gpio83xx_t;
  229. /*
  230. * QE Ports Interrupts Registers
  231. */
  232. typedef struct qepi83xx {
  233. u8 res0[0xC];
  234. u32 qepier; /* QE Ports Interrupt Event Register */
  235. u32 qepimr; /* QE Ports Interrupt Mask Register */
  236. u32 qepicr; /* QE Ports Interrupt Control Register */
  237. u8 res1[0xE8];
  238. } qepi83xx_t;
  239. /*
  240. * QE Parallel I/O Ports
  241. */
  242. typedef struct gpio_n {
  243. u32 podr; /* Open Drain Register */
  244. u32 pdat; /* Data Register */
  245. u32 dir1; /* direction register 1 */
  246. u32 dir2; /* direction register 2 */
  247. u32 ppar1; /* Pin Assignment Register 1 */
  248. u32 ppar2; /* Pin Assignment Register 2 */
  249. } gpio_n_t;
  250. typedef struct qegpio83xx {
  251. gpio_n_t ioport[0x7];
  252. u8 res0[0x358];
  253. } qepio83xx_t;
  254. /*
  255. * QE Secondary Bus Access Windows
  256. */
  257. typedef struct qesba83xx {
  258. u32 lbmcsar; /* Local bus memory controller start address */
  259. u32 sdmcsar; /* Secondary DDR memory controller start address */
  260. u8 res0[0x38];
  261. u32 lbmcear; /* Local bus memory controller end address */
  262. u32 sdmcear; /* Secondary DDR memory controller end address */
  263. u8 res1[0x38];
  264. u32 lbmcar; /* Local bus memory controller attributes */
  265. u32 sdmcar; /* Secondary DDR memory controller attributes */
  266. u8 res2[0x378];
  267. } qesba83xx_t;
  268. /*
  269. * DDR Memory Controller Memory Map
  270. */
  271. #if defined(CONFIG_FSL_DDR2) || defined(CONFIG_FSL_DDR3)
  272. typedef struct ccsr_ddr {
  273. u32 cs0_bnds; /* Chip Select 0 Memory Bounds */
  274. u8 res1[4];
  275. u32 cs1_bnds; /* Chip Select 1 Memory Bounds */
  276. u8 res2[4];
  277. u32 cs2_bnds; /* Chip Select 2 Memory Bounds */
  278. u8 res3[4];
  279. u32 cs3_bnds; /* Chip Select 3 Memory Bounds */
  280. u8 res4[100];
  281. u32 cs0_config; /* Chip Select Configuration */
  282. u32 cs1_config; /* Chip Select Configuration */
  283. u32 cs2_config; /* Chip Select Configuration */
  284. u32 cs3_config; /* Chip Select Configuration */
  285. u8 res4a[48];
  286. u32 cs0_config_2; /* Chip Select Configuration 2 */
  287. u32 cs1_config_2; /* Chip Select Configuration 2 */
  288. u32 cs2_config_2; /* Chip Select Configuration 2 */
  289. u32 cs3_config_2; /* Chip Select Configuration 2 */
  290. u8 res5[48];
  291. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  292. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  293. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  294. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  295. u32 sdram_cfg; /* SDRAM Control Configuration */
  296. u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */
  297. u32 sdram_mode; /* SDRAM Mode Configuration */
  298. u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */
  299. u32 sdram_md_cntl; /* SDRAM Mode Control */
  300. u32 sdram_interval; /* SDRAM Interval Configuration */
  301. u32 sdram_data_init; /* SDRAM Data initialization */
  302. u8 res6[4];
  303. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  304. u8 res7[20];
  305. u32 init_addr; /* training init addr */
  306. u32 init_ext_addr; /* training init extended addr */
  307. u8 res8_1[16];
  308. u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */
  309. u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */
  310. u8 reg8_1a[8];
  311. u32 ddr_zq_cntl; /* ZQ calibration control*/
  312. u32 ddr_wrlvl_cntl; /* write leveling control*/
  313. u8 reg8_1aa[4];
  314. u32 ddr_sr_cntr; /* self refresh counter */
  315. u32 ddr_sdram_rcw_1; /* Control Words 1 */
  316. u32 ddr_sdram_rcw_2; /* Control Words 2 */
  317. u8 reg_1ab[8];
  318. u32 ddr_wrlvl_cntl_2; /* write leveling control 2 */
  319. u32 ddr_wrlvl_cntl_3; /* write leveling control 3 */
  320. u8 res8_1b[104];
  321. u32 sdram_mode_3; /* SDRAM Mode Configuration 3 */
  322. u32 sdram_mode_4; /* SDRAM Mode Configuration 4 */
  323. u32 sdram_mode_5; /* SDRAM Mode Configuration 5 */
  324. u32 sdram_mode_6; /* SDRAM Mode Configuration 6 */
  325. u32 sdram_mode_7; /* SDRAM Mode Configuration 7 */
  326. u32 sdram_mode_8; /* SDRAM Mode Configuration 8 */
  327. u8 res8_1ba[0x908];
  328. u32 ddr_dsr1; /* Debug Status 1 */
  329. u32 ddr_dsr2; /* Debug Status 2 */
  330. u32 ddr_cdr1; /* Control Driver 1 */
  331. u32 ddr_cdr2; /* Control Driver 2 */
  332. u8 res8_1c[200];
  333. u32 ip_rev1; /* IP Block Revision 1 */
  334. u32 ip_rev2; /* IP Block Revision 2 */
  335. u32 eor; /* Enhanced Optimization Register */
  336. u8 res8_2[252];
  337. u32 mtcr; /* Memory Test Control Register */
  338. u8 res8_3[28];
  339. u32 mtp1; /* Memory Test Pattern 1 */
  340. u32 mtp2; /* Memory Test Pattern 2 */
  341. u32 mtp3; /* Memory Test Pattern 3 */
  342. u32 mtp4; /* Memory Test Pattern 4 */
  343. u32 mtp5; /* Memory Test Pattern 5 */
  344. u32 mtp6; /* Memory Test Pattern 6 */
  345. u32 mtp7; /* Memory Test Pattern 7 */
  346. u32 mtp8; /* Memory Test Pattern 8 */
  347. u32 mtp9; /* Memory Test Pattern 9 */
  348. u32 mtp10; /* Memory Test Pattern 10 */
  349. u8 res8_4[184];
  350. u32 data_err_inject_hi; /* Data Path Err Injection Mask High */
  351. u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */
  352. u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */
  353. u8 res9[20];
  354. u32 capture_data_hi; /* Data Path Read Capture High */
  355. u32 capture_data_lo; /* Data Path Read Capture Low */
  356. u32 capture_ecc; /* Data Path Read Capture ECC */
  357. u8 res10[20];
  358. u32 err_detect; /* Error Detect */
  359. u32 err_disable; /* Error Disable */
  360. u32 err_int_en;
  361. u32 capture_attributes; /* Error Attrs Capture */
  362. u32 capture_address; /* Error Addr Capture */
  363. u32 capture_ext_address; /* Error Extended Addr Capture */
  364. u32 err_sbe; /* Single-Bit ECC Error Management */
  365. u8 res11[164];
  366. u32 debug[32]; /* debug_1 to debug_32 */
  367. u8 res12[128];
  368. } ccsr_ddr_t;
  369. #else
  370. typedef struct ddr_cs_bnds {
  371. u32 csbnds;
  372. u8 res0[4];
  373. } ddr_cs_bnds_t;
  374. typedef struct ddr83xx {
  375. ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
  376. u8 res0[0x60];
  377. u32 cs_config[4]; /* Chip Select x Configuration */
  378. u8 res1[0x70];
  379. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  380. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  381. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  382. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  383. u32 sdram_cfg; /* SDRAM Control Configuration */
  384. u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
  385. u32 sdram_mode; /* SDRAM Mode Configuration */
  386. u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
  387. u32 sdram_md_cntl; /* SDRAM Mode Control */
  388. u32 sdram_interval; /* SDRAM Interval Configuration */
  389. u32 ddr_data_init; /* SDRAM Data Initialization */
  390. u8 res2[4];
  391. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  392. u8 res3[0x14];
  393. u32 ddr_init_addr; /* DDR training initialization address */
  394. u32 ddr_init_ext_addr; /* DDR training initialization extended address */
  395. u8 res4[0xAA8];
  396. u32 ddr_ip_rev1; /* DDR IP block revision 1 */
  397. u32 ddr_ip_rev2; /* DDR IP block revision 2 */
  398. u8 res5[0x200];
  399. u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
  400. u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
  401. u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
  402. u8 res6[0x14];
  403. u32 capture_data_hi; /* Memory Data Path Read Capture High */
  404. u32 capture_data_lo; /* Memory Data Path Read Capture Low */
  405. u32 capture_ecc; /* Memory Data Path Read Capture ECC */
  406. u8 res7[0x14];
  407. u32 err_detect; /* Memory Error Detect */
  408. u32 err_disable; /* Memory Error Disable */
  409. u32 err_int_en; /* Memory Error Interrupt Enable */
  410. u32 capture_attributes; /* Memory Error Attributes Capture */
  411. u32 capture_address; /* Memory Error Address Capture */
  412. u32 capture_ext_address;/* Memory Error Extended Address Capture */
  413. u32 err_sbe; /* Memory Single-Bit ECC Error Management */
  414. u8 res8[0xA4];
  415. u32 debug_reg;
  416. u8 res9[0xFC];
  417. } ddr83xx_t;
  418. #endif
  419. /*
  420. * DUART
  421. */
  422. typedef struct duart83xx {
  423. u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
  424. u8 uier_udmb; /* combined register for UIER and UDMB */
  425. u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
  426. u8 ulcr; /* line control register */
  427. u8 umcr; /* MODEM control register */
  428. u8 ulsr; /* line status register */
  429. u8 umsr; /* MODEM status register */
  430. u8 uscr; /* scratch register */
  431. u8 res0[8];
  432. u8 udsr; /* DMA status register */
  433. u8 res1[3];
  434. u8 res2[0xEC];
  435. } duart83xx_t;
  436. /*
  437. * DMA/Messaging Unit
  438. */
  439. typedef struct dma83xx {
  440. u32 res0[0xC]; /* 0x0-0x29 reseverd */
  441. u32 omisr; /* 0x30 Outbound message interrupt status register */
  442. u32 omimr; /* 0x34 Outbound message interrupt mask register */
  443. u32 res1[0x6]; /* 0x38-0x49 reserved */
  444. u32 imr0; /* 0x50 Inbound message register 0 */
  445. u32 imr1; /* 0x54 Inbound message register 1 */
  446. u32 omr0; /* 0x58 Outbound message register 0 */
  447. u32 omr1; /* 0x5C Outbound message register 1 */
  448. u32 odr; /* 0x60 Outbound doorbell register */
  449. u32 res2; /* 0x64-0x67 reserved */
  450. u32 idr; /* 0x68 Inbound doorbell register */
  451. u32 res3[0x5]; /* 0x6C-0x79 reserved */
  452. u32 imisr; /* 0x80 Inbound message interrupt status register */
  453. u32 imimr; /* 0x84 Inbound message interrupt mask register */
  454. u32 res4[0x1E]; /* 0x88-0x99 reserved */
  455. struct fsl_dma dma[4];
  456. } dma83xx_t;
  457. /*
  458. * PCI Software Configuration Registers
  459. */
  460. typedef struct pciconf83xx {
  461. u32 config_address;
  462. u32 config_data;
  463. u32 int_ack;
  464. u8 res[116];
  465. } pciconf83xx_t;
  466. /*
  467. * PCI Outbound Translation Register
  468. */
  469. typedef struct pci_outbound_window {
  470. u32 potar;
  471. u8 res0[4];
  472. u32 pobar;
  473. u8 res1[4];
  474. u32 pocmr;
  475. u8 res2[4];
  476. } pot83xx_t;
  477. /*
  478. * Sequencer
  479. */
  480. typedef struct ios83xx {
  481. pot83xx_t pot[6];
  482. u8 res0[0x60];
  483. u32 pmcr;
  484. u8 res1[4];
  485. u32 dtcr;
  486. u8 res2[4];
  487. } ios83xx_t;
  488. /*
  489. * PCI Controller Control and Status Registers
  490. */
  491. typedef struct pcictrl83xx {
  492. u32 esr;
  493. u32 ecdr;
  494. u32 eer;
  495. u32 eatcr;
  496. u32 eacr;
  497. u32 eeacr;
  498. u32 edlcr;
  499. u32 edhcr;
  500. u32 gcr;
  501. u32 ecr;
  502. u32 gsr;
  503. u8 res0[12];
  504. u32 pitar2;
  505. u8 res1[4];
  506. u32 pibar2;
  507. u32 piebar2;
  508. u32 piwar2;
  509. u8 res2[4];
  510. u32 pitar1;
  511. u8 res3[4];
  512. u32 pibar1;
  513. u32 piebar1;
  514. u32 piwar1;
  515. u8 res4[4];
  516. u32 pitar0;
  517. u8 res5[4];
  518. u32 pibar0;
  519. u8 res6[4];
  520. u32 piwar0;
  521. u8 res7[132];
  522. } pcictrl83xx_t;
  523. /*
  524. * USB
  525. */
  526. typedef struct usb83xx {
  527. u8 fixme[0x1000];
  528. } usb83xx_t;
  529. /*
  530. * TSEC
  531. */
  532. typedef struct tsec83xx {
  533. u8 fixme[0x1000];
  534. } tsec83xx_t;
  535. /*
  536. * Security
  537. */
  538. typedef struct security83xx {
  539. u8 fixme[0x10000];
  540. } security83xx_t;
  541. /*
  542. * PCI Express
  543. */
  544. struct pex_inbound_window {
  545. u32 ar;
  546. u32 tar;
  547. u32 barl;
  548. u32 barh;
  549. };
  550. struct pex_outbound_window {
  551. u32 ar;
  552. u32 bar;
  553. u32 tarl;
  554. u32 tarh;
  555. };
  556. struct pex_csb_bridge {
  557. u32 pex_csb_ver;
  558. u32 pex_csb_cab;
  559. u32 pex_csb_ctrl;
  560. u8 res0[8];
  561. u32 pex_dms_dstmr;
  562. u8 res1[4];
  563. u32 pex_cbs_stat;
  564. u8 res2[0x20];
  565. u32 pex_csb_obctrl;
  566. u32 pex_csb_obstat;
  567. u8 res3[0x98];
  568. u32 pex_csb_ibctrl;
  569. u32 pex_csb_ibstat;
  570. u8 res4[0xb8];
  571. u32 pex_wdma_ctrl;
  572. u32 pex_wdma_addr;
  573. u32 pex_wdma_stat;
  574. u8 res5[0x94];
  575. u32 pex_rdma_ctrl;
  576. u32 pex_rdma_addr;
  577. u32 pex_rdma_stat;
  578. u8 res6[0xd4];
  579. u32 pex_ombcr;
  580. u32 pex_ombdr;
  581. u8 res7[0x38];
  582. u32 pex_imbcr;
  583. u32 pex_imbdr;
  584. u8 res8[0x38];
  585. u32 pex_int_enb;
  586. u32 pex_int_stat;
  587. u32 pex_int_apio_vec1;
  588. u32 pex_int_apio_vec2;
  589. u8 res9[0x10];
  590. u32 pex_int_ppio_vec1;
  591. u32 pex_int_ppio_vec2;
  592. u32 pex_int_wdma_vec1;
  593. u32 pex_int_wdma_vec2;
  594. u32 pex_int_rdma_vec1;
  595. u32 pex_int_rdma_vec2;
  596. u32 pex_int_misc_vec;
  597. u8 res10[4];
  598. u32 pex_int_axi_pio_enb;
  599. u32 pex_int_axi_wdma_enb;
  600. u32 pex_int_axi_rdma_enb;
  601. u32 pex_int_axi_misc_enb;
  602. u32 pex_int_axi_pio_stat;
  603. u32 pex_int_axi_wdma_stat;
  604. u32 pex_int_axi_rdma_stat;
  605. u32 pex_int_axi_misc_stat;
  606. u8 res11[0xa0];
  607. struct pex_outbound_window pex_outbound_win[4];
  608. u8 res12[0x100];
  609. u32 pex_epiwtar0;
  610. u32 pex_epiwtar1;
  611. u32 pex_epiwtar2;
  612. u32 pex_epiwtar3;
  613. u8 res13[0x70];
  614. struct pex_inbound_window pex_inbound_win[4];
  615. };
  616. typedef struct pex83xx {
  617. u8 pex_cfg_header[0x404];
  618. u32 pex_ltssm_stat;
  619. u8 res0[0x30];
  620. u32 pex_ack_replay_timeout;
  621. u8 res1[4];
  622. u32 pex_gclk_ratio;
  623. u8 res2[0xc];
  624. u32 pex_pm_timer;
  625. u32 pex_pme_timeout;
  626. u8 res3[4];
  627. u32 pex_aspm_req_timer;
  628. u8 res4[0x18];
  629. u32 pex_ssvid_update;
  630. u8 res5[0x34];
  631. u32 pex_cfg_ready;
  632. u8 res6[0x24];
  633. u32 pex_bar_sizel;
  634. u8 res7[4];
  635. u32 pex_bar_sel;
  636. u8 res8[0x20];
  637. u32 pex_bar_pf;
  638. u8 res9[0x88];
  639. u32 pex_pme_to_ack_tor;
  640. u8 res10[0xc];
  641. u32 pex_ss_intr_mask;
  642. u8 res11[0x25c];
  643. struct pex_csb_bridge bridge;
  644. u8 res12[0x160];
  645. } pex83xx_t;
  646. /*
  647. * SATA
  648. */
  649. typedef struct sata83xx {
  650. u8 fixme[0x1000];
  651. } sata83xx_t;
  652. /*
  653. * eSDHC
  654. */
  655. typedef struct sdhc83xx {
  656. u8 fixme[0x1000];
  657. } sdhc83xx_t;
  658. /*
  659. * SerDes
  660. */
  661. typedef struct serdes83xx {
  662. u32 srdscr0;
  663. u32 srdscr1;
  664. u32 srdscr2;
  665. u32 srdscr3;
  666. u32 srdscr4;
  667. u8 res0[0xc];
  668. u32 srdsrstctl;
  669. u8 res1[0xdc];
  670. } serdes83xx_t;
  671. /*
  672. * On Chip ROM
  673. */
  674. typedef struct rom83xx {
  675. u8 mem[0x10000];
  676. } rom83xx_t;
  677. /*
  678. * TDM
  679. */
  680. typedef struct tdm83xx {
  681. u8 fixme[0x200];
  682. } tdm83xx_t;
  683. /*
  684. * TDM DMAC
  685. */
  686. typedef struct tdmdmac83xx {
  687. u8 fixme[0x2000];
  688. } tdmdmac83xx_t;
  689. #if defined(CONFIG_MPC834x)
  690. typedef struct immap {
  691. sysconf83xx_t sysconf; /* System configuration */
  692. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  693. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  694. rtclk83xx_t pit; /* Periodic Interval Timer */
  695. gtm83xx_t gtm[2]; /* Global Timers Module */
  696. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  697. arbiter83xx_t arbiter; /* System Arbiter Registers */
  698. reset83xx_t reset; /* Reset Module */
  699. clk83xx_t clk; /* System Clock Module */
  700. pmc83xx_t pmc; /* Power Management Control Module */
  701. gpio83xx_t gpio[2]; /* General purpose I/O module */
  702. u8 res0[0x200];
  703. u8 dll_ddr[0x100];
  704. u8 dll_lbc[0x100];
  705. u8 res1[0xE00];
  706. #if defined(CONFIG_FSL_DDR2) || defined(CONFIG_FSL_DDR3)
  707. ccsr_ddr_t ddr; /* DDR Memory Controller Memory */
  708. #else
  709. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  710. #endif
  711. fsl_i2c_t i2c[2]; /* I2C Controllers */
  712. u8 res2[0x1300];
  713. duart83xx_t duart[2]; /* DUART */
  714. u8 res3[0x900];
  715. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  716. u8 res4[0x1000];
  717. spi8xxx_t spi; /* Serial Peripheral Interface */
  718. dma83xx_t dma; /* DMA */
  719. pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
  720. ios83xx_t ios; /* Sequencer */
  721. pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
  722. u8 res5[0x19900];
  723. usb83xx_t usb[2];
  724. tsec83xx_t tsec[2];
  725. u8 res6[0xA000];
  726. security83xx_t security;
  727. u8 res7[0xC0000];
  728. } immap_t;
  729. #ifdef CONFIG_HAS_FSL_MPH_USB
  730. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x22000 /* use the MPH controller */
  731. #else
  732. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000 /* use the DR controller */
  733. #endif
  734. #elif defined(CONFIG_MPC8313)
  735. typedef struct immap {
  736. sysconf83xx_t sysconf; /* System configuration */
  737. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  738. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  739. rtclk83xx_t pit; /* Periodic Interval Timer */
  740. gtm83xx_t gtm[2]; /* Global Timers Module */
  741. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  742. arbiter83xx_t arbiter; /* System Arbiter Registers */
  743. reset83xx_t reset; /* Reset Module */
  744. clk83xx_t clk; /* System Clock Module */
  745. pmc83xx_t pmc; /* Power Management Control Module */
  746. gpio83xx_t gpio[1]; /* General purpose I/O module */
  747. u8 res0[0x1300];
  748. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  749. fsl_i2c_t i2c[2]; /* I2C Controllers */
  750. u8 res1[0x1300];
  751. duart83xx_t duart[2]; /* DUART */
  752. u8 res2[0x900];
  753. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  754. u8 res3[0x1000];
  755. spi8xxx_t spi; /* Serial Peripheral Interface */
  756. dma83xx_t dma; /* DMA */
  757. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  758. u8 res4[0x80];
  759. ios83xx_t ios; /* Sequencer */
  760. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  761. u8 res5[0x1aa00];
  762. usb83xx_t usb[1];
  763. tsec83xx_t tsec[2];
  764. u8 res6[0xA000];
  765. security83xx_t security;
  766. u8 res7[0xC0000];
  767. } immap_t;
  768. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
  769. typedef struct immap {
  770. sysconf83xx_t sysconf; /* System configuration */
  771. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  772. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  773. rtclk83xx_t pit; /* Periodic Interval Timer */
  774. gtm83xx_t gtm[2]; /* Global Timers Module */
  775. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  776. arbiter83xx_t arbiter; /* System Arbiter Registers */
  777. reset83xx_t reset; /* Reset Module */
  778. clk83xx_t clk; /* System Clock Module */
  779. pmc83xx_t pmc; /* Power Management Control Module */
  780. gpio83xx_t gpio[1]; /* General purpose I/O module */
  781. u8 res0[0x1300];
  782. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  783. fsl_i2c_t i2c[2]; /* I2C Controllers */
  784. u8 res1[0x1300];
  785. duart83xx_t duart[2]; /* DUART */
  786. u8 res2[0x900];
  787. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  788. u8 res3[0x1000];
  789. spi8xxx_t spi; /* Serial Peripheral Interface */
  790. dma83xx_t dma; /* DMA */
  791. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  792. u8 res4[0x80];
  793. ios83xx_t ios; /* Sequencer */
  794. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  795. u8 res5[0xa00];
  796. pex83xx_t pciexp[2]; /* PCI Express Controller */
  797. u8 res6[0xb000];
  798. tdm83xx_t tdm; /* TDM Controller */
  799. u8 res7[0x1e00];
  800. sata83xx_t sata[2]; /* SATA Controller */
  801. u8 res8[0x9000];
  802. usb83xx_t usb[1]; /* USB DR Controller */
  803. tsec83xx_t tsec[2];
  804. u8 res9[0x6000];
  805. tdmdmac83xx_t tdmdmac; /* TDM DMAC */
  806. u8 res10[0x2000];
  807. security83xx_t security;
  808. u8 res11[0xA3000];
  809. serdes83xx_t serdes[1]; /* SerDes Registers */
  810. u8 res12[0x1CF00];
  811. } immap_t;
  812. #elif defined(CONFIG_MPC837x)
  813. typedef struct immap {
  814. sysconf83xx_t sysconf; /* System configuration */
  815. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  816. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  817. rtclk83xx_t pit; /* Periodic Interval Timer */
  818. gtm83xx_t gtm[2]; /* Global Timers Module */
  819. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  820. arbiter83xx_t arbiter; /* System Arbiter Registers */
  821. reset83xx_t reset; /* Reset Module */
  822. clk83xx_t clk; /* System Clock Module */
  823. pmc83xx_t pmc; /* Power Management Control Module */
  824. gpio83xx_t gpio[2]; /* General purpose I/O module */
  825. u8 res0[0x1200];
  826. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  827. fsl_i2c_t i2c[2]; /* I2C Controllers */
  828. u8 res1[0x1300];
  829. duart83xx_t duart[2]; /* DUART */
  830. u8 res2[0x900];
  831. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  832. u8 res3[0x1000];
  833. spi8xxx_t spi; /* Serial Peripheral Interface */
  834. dma83xx_t dma; /* DMA */
  835. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  836. u8 res4[0x80];
  837. ios83xx_t ios; /* Sequencer */
  838. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  839. u8 res5[0xa00];
  840. pex83xx_t pciexp[2]; /* PCI Express Controller */
  841. u8 res6[0xd000];
  842. sata83xx_t sata[4]; /* SATA Controller */
  843. u8 res7[0x7000];
  844. usb83xx_t usb[1]; /* USB DR Controller */
  845. tsec83xx_t tsec[2];
  846. u8 res8[0x8000];
  847. sdhc83xx_t sdhc; /* SDHC Controller */
  848. u8 res9[0x1000];
  849. security83xx_t security;
  850. u8 res10[0xA3000];
  851. serdes83xx_t serdes[2]; /* SerDes Registers */
  852. u8 res11[0xCE00];
  853. rom83xx_t rom; /* On Chip ROM */
  854. } immap_t;
  855. #elif defined(CONFIG_MPC8360)
  856. typedef struct immap {
  857. sysconf83xx_t sysconf; /* System configuration */
  858. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  859. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  860. rtclk83xx_t pit; /* Periodic Interval Timer */
  861. u8 res0[0x200];
  862. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  863. arbiter83xx_t arbiter; /* System Arbiter Registers */
  864. reset83xx_t reset; /* Reset Module */
  865. clk83xx_t clk; /* System Clock Module */
  866. pmc83xx_t pmc; /* Power Management Control Module */
  867. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  868. u8 res1[0x300];
  869. u8 dll_ddr[0x100];
  870. u8 dll_lbc[0x100];
  871. u8 res2[0x200];
  872. qepio83xx_t qepio; /* QE Parallel I/O ports */
  873. qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
  874. u8 res3[0x400];
  875. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  876. fsl_i2c_t i2c[2]; /* I2C Controllers */
  877. u8 res4[0x1300];
  878. duart83xx_t duart[2]; /* DUART */
  879. u8 res5[0x900];
  880. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  881. u8 res6[0x2000];
  882. dma83xx_t dma; /* DMA */
  883. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  884. u8 res7[128];
  885. ios83xx_t ios; /* Sequencer (IOS) */
  886. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  887. u8 res8[0x4A00];
  888. ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
  889. u8 res9[0x22000];
  890. security83xx_t security;
  891. u8 res10[0xC0000];
  892. u8 qe[0x100000]; /* QE block */
  893. } immap_t;
  894. #elif defined(CONFIG_MPC832x)
  895. typedef struct immap {
  896. sysconf83xx_t sysconf; /* System configuration */
  897. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  898. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  899. rtclk83xx_t pit; /* Periodic Interval Timer */
  900. gtm83xx_t gtm[2]; /* Global Timers Module */
  901. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  902. arbiter83xx_t arbiter; /* System Arbiter Registers */
  903. reset83xx_t reset; /* Reset Module */
  904. clk83xx_t clk; /* System Clock Module */
  905. pmc83xx_t pmc; /* Power Management Control Module */
  906. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  907. u8 res0[0x300];
  908. u8 dll_ddr[0x100];
  909. u8 dll_lbc[0x100];
  910. u8 res1[0x200];
  911. qepio83xx_t qepio; /* QE Parallel I/O ports */
  912. u8 res2[0x800];
  913. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  914. fsl_i2c_t i2c[2]; /* I2C Controllers */
  915. u8 res3[0x1300];
  916. duart83xx_t duart[2]; /* DUART */
  917. u8 res4[0x900];
  918. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  919. u8 res5[0x2000];
  920. dma83xx_t dma; /* DMA */
  921. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  922. u8 res6[128];
  923. ios83xx_t ios; /* Sequencer (IOS) */
  924. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  925. u8 res7[0x27A00];
  926. security83xx_t security;
  927. u8 res8[0xC0000];
  928. u8 qe[0x100000]; /* QE block */
  929. } immap_t;
  930. #endif
  931. #define CONFIG_SYS_MPC83xx_DDR_OFFSET (0x2000)
  932. #define CONFIG_SYS_MPC83xx_DDR_ADDR \
  933. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DDR_OFFSET)
  934. #define CONFIG_SYS_MPC83xx_DMA_OFFSET (0x8000)
  935. #define CONFIG_SYS_MPC83xx_DMA_ADDR \
  936. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DMA_OFFSET)
  937. #define CONFIG_SYS_MPC83xx_ESDHC_OFFSET (0x2e000)
  938. #define CONFIG_SYS_MPC83xx_ESDHC_ADDR \
  939. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_ESDHC_OFFSET)
  940. #ifndef CONFIG_SYS_MPC83xx_USB_OFFSET
  941. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000
  942. #endif
  943. #define CONFIG_SYS_MPC83xx_USB_ADDR \
  944. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB_OFFSET)
  945. #define CONFIG_SYS_LBC_ADDR (&((immap_t *)CONFIG_SYS_IMMR)->im_lbc)
  946. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  947. #define CONFIG_SYS_MDIO1_OFFSET 0x24000
  948. #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  949. #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
  950. #endif /* __IMMAP_83xx__ */