44x_spd_ddr2.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200
  1. /*
  2. * arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c
  3. * This SPD SDRAM detection code supports AMCC PPC44x cpu's with a
  4. * DDR2 controller (non Denali Core). Those currently are:
  5. *
  6. * 405: 405EX(r)
  7. * 440/460: 440SP/440SPe/460EX/460GT
  8. *
  9. * Copyright (c) 2008 Nuovation System Designs, LLC
  10. * Grant Erickson <gerickson@nuovations.com>
  11. * (C) Copyright 2007-2009
  12. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  13. *
  14. * COPYRIGHT AMCC CORPORATION 2004
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. *
  34. */
  35. /* define DEBUG for debugging output (obviously ;-)) */
  36. #if 0
  37. #define DEBUG
  38. #endif
  39. #include <common.h>
  40. #include <command.h>
  41. #include <asm/ppc4xx.h>
  42. #include <i2c.h>
  43. #include <asm/io.h>
  44. #include <asm/processor.h>
  45. #include <asm/mmu.h>
  46. #include <asm/cache.h>
  47. #include "ecc.h"
  48. #define PPC4xx_IBM_DDR2_DUMP_REGISTER(mnemonic) \
  49. do { \
  50. u32 data; \
  51. mfsdram(SDRAM_##mnemonic, data); \
  52. printf("%20s[%02x] = 0x%08X\n", \
  53. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  54. } while (0)
  55. #define PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(mnemonic) \
  56. do { \
  57. u32 data; \
  58. data = mfdcr(SDRAM_##mnemonic); \
  59. printf("%20s[%02x] = 0x%08X\n", \
  60. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  61. } while (0)
  62. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  63. static void update_rdcc(void)
  64. {
  65. u32 val;
  66. /*
  67. * Complete RDSS configuration as mentioned on page 7 of the AMCC
  68. * PowerPC440SP/SPe DDR2 application note:
  69. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  70. *
  71. * Or item #10 "10. Complete RDSS configuration" in chapter
  72. * "22.2.9 SDRAM Initialization" of AMCC PPC460EX/EXr/GT users
  73. * manual.
  74. */
  75. mfsdram(SDRAM_RTSR, val);
  76. if ((val & SDRAM_RTSR_TRK1SM_MASK) == SDRAM_RTSR_TRK1SM_ATPLS1) {
  77. mfsdram(SDRAM_RDCC, val);
  78. if ((val & SDRAM_RDCC_RDSS_MASK) != SDRAM_RDCC_RDSS_T4) {
  79. val += 0x40000000;
  80. mtsdram(SDRAM_RDCC, val);
  81. }
  82. }
  83. }
  84. #endif
  85. #if defined(CONFIG_440)
  86. /*
  87. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2
  88. * memory region. Right now the cache should still be disabled in U-Boot
  89. * because of the EMAC driver, that need its buffer descriptor to be located
  90. * in non cached memory.
  91. *
  92. * If at some time this restriction doesn't apply anymore, just define
  93. * CONFIG_4xx_DCACHE in the board config file and this code should setup
  94. * everything correctly.
  95. */
  96. #ifdef CONFIG_4xx_DCACHE
  97. /* enable caching on SDRAM */
  98. #define MY_TLB_WORD2_I_ENABLE 0
  99. #else
  100. /* disable caching on SDRAM */
  101. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE
  102. #endif /* CONFIG_4xx_DCACHE */
  103. void dcbz_area(u32 start_address, u32 num_bytes);
  104. #endif /* CONFIG_440 */
  105. #define MAXRANKS 4
  106. #define MAXBXCF 4
  107. #define MULDIV64(m1, m2, d) (u32)(((u64)(m1) * (u64)(m2)) / (u64)(d))
  108. #if !defined(CONFIG_NAND_SPL)
  109. /*-----------------------------------------------------------------------------+
  110. * sdram_memsize
  111. *-----------------------------------------------------------------------------*/
  112. phys_size_t sdram_memsize(void)
  113. {
  114. phys_size_t mem_size;
  115. unsigned long mcopt2;
  116. unsigned long mcstat;
  117. unsigned long mb0cf;
  118. unsigned long sdsz;
  119. unsigned long i;
  120. mem_size = 0;
  121. mfsdram(SDRAM_MCOPT2, mcopt2);
  122. mfsdram(SDRAM_MCSTAT, mcstat);
  123. /* DDR controller must be enabled and not in self-refresh. */
  124. /* Otherwise memsize is zero. */
  125. if (((mcopt2 & SDRAM_MCOPT2_DCEN_MASK) == SDRAM_MCOPT2_DCEN_ENABLE)
  126. && ((mcopt2 & SDRAM_MCOPT2_SREN_MASK) == SDRAM_MCOPT2_SREN_EXIT)
  127. && ((mcstat & (SDRAM_MCSTAT_MIC_MASK | SDRAM_MCSTAT_SRMS_MASK))
  128. == (SDRAM_MCSTAT_MIC_COMP | SDRAM_MCSTAT_SRMS_NOT_SF))) {
  129. for (i = 0; i < MAXBXCF; i++) {
  130. mfsdram(SDRAM_MB0CF + (i << 2), mb0cf);
  131. /* Banks enabled */
  132. if ((mb0cf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  133. #if defined(CONFIG_440)
  134. sdsz = mfdcr_any(SDRAM_R0BAS + i) & SDRAM_RXBAS_SDSZ_MASK;
  135. #else
  136. sdsz = mb0cf & SDRAM_RXBAS_SDSZ_MASK;
  137. #endif
  138. switch(sdsz) {
  139. case SDRAM_RXBAS_SDSZ_8:
  140. mem_size+=8;
  141. break;
  142. case SDRAM_RXBAS_SDSZ_16:
  143. mem_size+=16;
  144. break;
  145. case SDRAM_RXBAS_SDSZ_32:
  146. mem_size+=32;
  147. break;
  148. case SDRAM_RXBAS_SDSZ_64:
  149. mem_size+=64;
  150. break;
  151. case SDRAM_RXBAS_SDSZ_128:
  152. mem_size+=128;
  153. break;
  154. case SDRAM_RXBAS_SDSZ_256:
  155. mem_size+=256;
  156. break;
  157. case SDRAM_RXBAS_SDSZ_512:
  158. mem_size+=512;
  159. break;
  160. case SDRAM_RXBAS_SDSZ_1024:
  161. mem_size+=1024;
  162. break;
  163. case SDRAM_RXBAS_SDSZ_2048:
  164. mem_size+=2048;
  165. break;
  166. case SDRAM_RXBAS_SDSZ_4096:
  167. mem_size+=4096;
  168. break;
  169. default:
  170. printf("WARNING: Unsupported bank size (SDSZ=0x%lx)!\n"
  171. , sdsz);
  172. mem_size=0;
  173. break;
  174. }
  175. }
  176. }
  177. }
  178. return mem_size << 20;
  179. }
  180. /*-----------------------------------------------------------------------------+
  181. * is_ecc_enabled
  182. *-----------------------------------------------------------------------------*/
  183. static unsigned long is_ecc_enabled(void)
  184. {
  185. unsigned long val;
  186. mfsdram(SDRAM_MCOPT1, val);
  187. return SDRAM_MCOPT1_MCHK_CHK_DECODE(val);
  188. }
  189. /*-----------------------------------------------------------------------------+
  190. * board_add_ram_info
  191. *-----------------------------------------------------------------------------*/
  192. void board_add_ram_info(int use_default)
  193. {
  194. PPC4xx_SYS_INFO board_cfg;
  195. u32 val;
  196. if (is_ecc_enabled())
  197. puts(" (ECC");
  198. else
  199. puts(" (ECC not");
  200. get_sys_info(&board_cfg);
  201. #if defined(CONFIG_405EX)
  202. val = board_cfg.freqPLB;
  203. #else
  204. mfsdr(SDR0_DDR0, val);
  205. val = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(val), 1);
  206. #endif
  207. printf(" enabled, %d MHz", (val * 2) / 1000000);
  208. mfsdram(SDRAM_MMODE, val);
  209. val = (val & SDRAM_MMODE_DCL_MASK) >> 4;
  210. printf(", CL%d)", val);
  211. }
  212. #endif /* !CONFIG_NAND_SPL */
  213. #if defined(CONFIG_SPD_EEPROM)
  214. /*-----------------------------------------------------------------------------+
  215. * Defines
  216. *-----------------------------------------------------------------------------*/
  217. #ifndef TRUE
  218. #define TRUE 1
  219. #endif
  220. #ifndef FALSE
  221. #define FALSE 0
  222. #endif
  223. #define SDRAM_DDR1 1
  224. #define SDRAM_DDR2 2
  225. #define SDRAM_NONE 0
  226. #define MAXDIMMS 2
  227. #define MAX_SPD_BYTES 256 /* Max number of bytes on the DIMM's SPD EEPROM */
  228. #define ONE_BILLION 1000000000
  229. #define CMD_NOP (7 << 19)
  230. #define CMD_PRECHARGE (2 << 19)
  231. #define CMD_REFRESH (1 << 19)
  232. #define CMD_EMR (0 << 19)
  233. #define CMD_READ (5 << 19)
  234. #define CMD_WRITE (4 << 19)
  235. #define SELECT_MR (0 << 16)
  236. #define SELECT_EMR (1 << 16)
  237. #define SELECT_EMR2 (2 << 16)
  238. #define SELECT_EMR3 (3 << 16)
  239. /* MR */
  240. #define DLL_RESET 0x00000100
  241. #define WRITE_RECOV_2 (1 << 9)
  242. #define WRITE_RECOV_3 (2 << 9)
  243. #define WRITE_RECOV_4 (3 << 9)
  244. #define WRITE_RECOV_5 (4 << 9)
  245. #define WRITE_RECOV_6 (5 << 9)
  246. #define BURST_LEN_4 0x00000002
  247. /* EMR */
  248. #define ODT_0_OHM 0x00000000
  249. #define ODT_50_OHM 0x00000044
  250. #define ODT_75_OHM 0x00000004
  251. #define ODT_150_OHM 0x00000040
  252. #define ODS_FULL 0x00000000
  253. #define ODS_REDUCED 0x00000002
  254. #define OCD_CALIB_DEF 0x00000380
  255. /* defines for ODT (On Die Termination) of the 440SP(e) DDR2 controller */
  256. #define ODT_EB0R (0x80000000 >> 8)
  257. #define ODT_EB0W (0x80000000 >> 7)
  258. #define CALC_ODT_R(n) (ODT_EB0R << (n << 1))
  259. #define CALC_ODT_W(n) (ODT_EB0W << (n << 1))
  260. #define CALC_ODT_RW(n) (CALC_ODT_R(n) | CALC_ODT_W(n))
  261. /* Defines for the Read Cycle Delay test */
  262. #define NUMMEMTESTS 8
  263. #define NUMMEMWORDS 8
  264. #define NUMLOOPS 64 /* memory test loops */
  265. /*
  266. * Newer PPC's like 440SPe, 460EX/GT can be equipped with more than 2GB of SDRAM.
  267. * To support such configurations, we "only" map the first 2GB via the TLB's. We
  268. * need some free virtual address space for the remaining peripherals like, SoC
  269. * devices, FLASH etc.
  270. *
  271. * Note that ECC is currently not supported on configurations with more than 2GB
  272. * SDRAM. This is because we only map the first 2GB on such systems, and therefore
  273. * the ECC parity byte of the remaining area can't be written.
  274. */
  275. /*
  276. * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
  277. */
  278. void __spd_ddr_init_hang (void)
  279. {
  280. hang ();
  281. }
  282. void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
  283. /*
  284. * To provide an interface for board specific config values in this common
  285. * DDR setup code, we implement he "weak" default functions here. They return
  286. * the default value back to the caller.
  287. *
  288. * Please see include/configs/yucca.h for an example fora board specific
  289. * implementation.
  290. */
  291. u32 __ddr_wrdtr(u32 default_val)
  292. {
  293. return default_val;
  294. }
  295. u32 ddr_wrdtr(u32) __attribute__((weak, alias("__ddr_wrdtr")));
  296. u32 __ddr_clktr(u32 default_val)
  297. {
  298. return default_val;
  299. }
  300. u32 ddr_clktr(u32) __attribute__((weak, alias("__ddr_clktr")));
  301. /* Private Structure Definitions */
  302. /* enum only to ease code for cas latency setting */
  303. typedef enum ddr_cas_id {
  304. DDR_CAS_2 = 20,
  305. DDR_CAS_2_5 = 25,
  306. DDR_CAS_3 = 30,
  307. DDR_CAS_4 = 40,
  308. DDR_CAS_5 = 50
  309. } ddr_cas_id_t;
  310. /*-----------------------------------------------------------------------------+
  311. * Prototypes
  312. *-----------------------------------------------------------------------------*/
  313. static void get_spd_info(unsigned long *dimm_populated,
  314. unsigned char *iic0_dimm_addr,
  315. unsigned long num_dimm_banks);
  316. static void check_mem_type(unsigned long *dimm_populated,
  317. unsigned char *iic0_dimm_addr,
  318. unsigned long num_dimm_banks);
  319. static void check_frequency(unsigned long *dimm_populated,
  320. unsigned char *iic0_dimm_addr,
  321. unsigned long num_dimm_banks);
  322. static void check_rank_number(unsigned long *dimm_populated,
  323. unsigned char *iic0_dimm_addr,
  324. unsigned long num_dimm_banks);
  325. static void check_voltage_type(unsigned long *dimm_populated,
  326. unsigned char *iic0_dimm_addr,
  327. unsigned long num_dimm_banks);
  328. static void program_memory_queue(unsigned long *dimm_populated,
  329. unsigned char *iic0_dimm_addr,
  330. unsigned long num_dimm_banks);
  331. static void program_codt(unsigned long *dimm_populated,
  332. unsigned char *iic0_dimm_addr,
  333. unsigned long num_dimm_banks);
  334. static void program_mode(unsigned long *dimm_populated,
  335. unsigned char *iic0_dimm_addr,
  336. unsigned long num_dimm_banks,
  337. ddr_cas_id_t *selected_cas,
  338. int *write_recovery);
  339. static void program_tr(unsigned long *dimm_populated,
  340. unsigned char *iic0_dimm_addr,
  341. unsigned long num_dimm_banks);
  342. static void program_rtr(unsigned long *dimm_populated,
  343. unsigned char *iic0_dimm_addr,
  344. unsigned long num_dimm_banks);
  345. static void program_bxcf(unsigned long *dimm_populated,
  346. unsigned char *iic0_dimm_addr,
  347. unsigned long num_dimm_banks);
  348. static void program_copt1(unsigned long *dimm_populated,
  349. unsigned char *iic0_dimm_addr,
  350. unsigned long num_dimm_banks);
  351. static void program_initplr(unsigned long *dimm_populated,
  352. unsigned char *iic0_dimm_addr,
  353. unsigned long num_dimm_banks,
  354. ddr_cas_id_t selected_cas,
  355. int write_recovery);
  356. #ifdef CONFIG_DDR_ECC
  357. static void program_ecc(unsigned long *dimm_populated,
  358. unsigned char *iic0_dimm_addr,
  359. unsigned long num_dimm_banks,
  360. unsigned long tlb_word2_i_value);
  361. #endif
  362. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  363. static void program_DQS_calibration(unsigned long *dimm_populated,
  364. unsigned char *iic0_dimm_addr,
  365. unsigned long num_dimm_banks);
  366. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  367. static void test(void);
  368. #else
  369. static void DQS_calibration_process(void);
  370. #endif
  371. #endif
  372. static unsigned char spd_read(uchar chip, uint addr)
  373. {
  374. unsigned char data[2];
  375. if (i2c_probe(chip) == 0)
  376. if (i2c_read(chip, addr, 1, data, 1) == 0)
  377. return data[0];
  378. return 0;
  379. }
  380. /*-----------------------------------------------------------------------------+
  381. * initdram. Initializes the 440SP Memory Queue and DDR SDRAM controller.
  382. * Note: This routine runs from flash with a stack set up in the chip's
  383. * sram space. It is important that the routine does not require .sbss, .bss or
  384. * .data sections. It also cannot call routines that require these sections.
  385. *-----------------------------------------------------------------------------*/
  386. /*-----------------------------------------------------------------------------
  387. * Function: initdram
  388. * Description: Configures SDRAM memory banks for DDR operation.
  389. * Auto Memory Configuration option reads the DDR SDRAM EEPROMs
  390. * via the IIC bus and then configures the DDR SDRAM memory
  391. * banks appropriately. If Auto Memory Configuration is
  392. * not used, it is assumed that no DIMM is plugged
  393. *-----------------------------------------------------------------------------*/
  394. phys_size_t initdram(int board_type)
  395. {
  396. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  397. unsigned char spd0[MAX_SPD_BYTES];
  398. unsigned char spd1[MAX_SPD_BYTES];
  399. unsigned char *dimm_spd[MAXDIMMS];
  400. unsigned long dimm_populated[MAXDIMMS] = {SDRAM_NONE, SDRAM_NONE};
  401. unsigned long num_dimm_banks; /* on board dimm banks */
  402. unsigned long val;
  403. ddr_cas_id_t selected_cas = DDR_CAS_5; /* preset to silence compiler */
  404. int write_recovery;
  405. phys_size_t dram_size = 0;
  406. num_dimm_banks = sizeof(iic0_dimm_addr);
  407. /*------------------------------------------------------------------
  408. * Set up an array of SPD matrixes.
  409. *-----------------------------------------------------------------*/
  410. dimm_spd[0] = spd0;
  411. dimm_spd[1] = spd1;
  412. /*------------------------------------------------------------------
  413. * Reset the DDR-SDRAM controller.
  414. *-----------------------------------------------------------------*/
  415. mtsdr(SDR0_SRST, SDR0_SRST0_DMC);
  416. mtsdr(SDR0_SRST, 0x00000000);
  417. /*
  418. * Make sure I2C controller is initialized
  419. * before continuing.
  420. */
  421. /* switch to correct I2C bus */
  422. I2C_SET_BUS(CONFIG_SYS_SPD_BUS_NUM);
  423. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  424. /*------------------------------------------------------------------
  425. * Clear out the serial presence detect buffers.
  426. * Perform IIC reads from the dimm. Fill in the spds.
  427. * Check to see if the dimm slots are populated
  428. *-----------------------------------------------------------------*/
  429. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  430. /*------------------------------------------------------------------
  431. * Check the memory type for the dimms plugged.
  432. *-----------------------------------------------------------------*/
  433. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  434. /*------------------------------------------------------------------
  435. * Check the frequency supported for the dimms plugged.
  436. *-----------------------------------------------------------------*/
  437. check_frequency(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  438. /*------------------------------------------------------------------
  439. * Check the total rank number.
  440. *-----------------------------------------------------------------*/
  441. check_rank_number(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  442. /*------------------------------------------------------------------
  443. * Check the voltage type for the dimms plugged.
  444. *-----------------------------------------------------------------*/
  445. check_voltage_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  446. /*------------------------------------------------------------------
  447. * Program SDRAM controller options 2 register
  448. * Except Enabling of the memory controller.
  449. *-----------------------------------------------------------------*/
  450. mfsdram(SDRAM_MCOPT2, val);
  451. mtsdram(SDRAM_MCOPT2,
  452. (val &
  453. ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_PMEN_MASK |
  454. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_XSRP_MASK |
  455. SDRAM_MCOPT2_ISIE_MASK))
  456. | (SDRAM_MCOPT2_SREN_ENTER | SDRAM_MCOPT2_PMEN_DISABLE |
  457. SDRAM_MCOPT2_IPTR_IDLE | SDRAM_MCOPT2_XSRP_ALLOW |
  458. SDRAM_MCOPT2_ISIE_ENABLE));
  459. /*------------------------------------------------------------------
  460. * Program SDRAM controller options 1 register
  461. * Note: Does not enable the memory controller.
  462. *-----------------------------------------------------------------*/
  463. program_copt1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  464. /*------------------------------------------------------------------
  465. * Set the SDRAM Controller On Die Termination Register
  466. *-----------------------------------------------------------------*/
  467. program_codt(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  468. /*------------------------------------------------------------------
  469. * Program SDRAM refresh register.
  470. *-----------------------------------------------------------------*/
  471. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  472. /*------------------------------------------------------------------
  473. * Program SDRAM mode register.
  474. *-----------------------------------------------------------------*/
  475. program_mode(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  476. &selected_cas, &write_recovery);
  477. /*------------------------------------------------------------------
  478. * Set the SDRAM Write Data/DM/DQS Clock Timing Reg
  479. *-----------------------------------------------------------------*/
  480. mfsdram(SDRAM_WRDTR, val);
  481. mtsdram(SDRAM_WRDTR, (val & ~(SDRAM_WRDTR_LLWP_MASK | SDRAM_WRDTR_WTR_MASK)) |
  482. ddr_wrdtr(SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_90_DEG_ADV));
  483. /*------------------------------------------------------------------
  484. * Set the SDRAM Clock Timing Register
  485. *-----------------------------------------------------------------*/
  486. mfsdram(SDRAM_CLKTR, val);
  487. mtsdram(SDRAM_CLKTR, (val & ~SDRAM_CLKTR_CLKP_MASK) |
  488. ddr_clktr(SDRAM_CLKTR_CLKP_0_DEG));
  489. /*------------------------------------------------------------------
  490. * Program the BxCF registers.
  491. *-----------------------------------------------------------------*/
  492. program_bxcf(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  493. /*------------------------------------------------------------------
  494. * Program SDRAM timing registers.
  495. *-----------------------------------------------------------------*/
  496. program_tr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  497. /*------------------------------------------------------------------
  498. * Set the Extended Mode register
  499. *-----------------------------------------------------------------*/
  500. mfsdram(SDRAM_MEMODE, val);
  501. mtsdram(SDRAM_MEMODE,
  502. (val & ~(SDRAM_MEMODE_DIC_MASK | SDRAM_MEMODE_DLL_MASK |
  503. SDRAM_MEMODE_RTT_MASK | SDRAM_MEMODE_DQS_MASK)) |
  504. (SDRAM_MEMODE_DIC_NORMAL | SDRAM_MEMODE_DLL_ENABLE
  505. | SDRAM_MEMODE_RTT_150OHM | SDRAM_MEMODE_DQS_ENABLE));
  506. /*------------------------------------------------------------------
  507. * Program Initialization preload registers.
  508. *-----------------------------------------------------------------*/
  509. program_initplr(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  510. selected_cas, write_recovery);
  511. /*------------------------------------------------------------------
  512. * Delay to ensure 200usec have elapsed since reset.
  513. *-----------------------------------------------------------------*/
  514. udelay(400);
  515. /*------------------------------------------------------------------
  516. * Set the memory queue core base addr.
  517. *-----------------------------------------------------------------*/
  518. program_memory_queue(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  519. /*------------------------------------------------------------------
  520. * Program SDRAM controller options 2 register
  521. * Enable the memory controller.
  522. *-----------------------------------------------------------------*/
  523. mfsdram(SDRAM_MCOPT2, val);
  524. mtsdram(SDRAM_MCOPT2,
  525. (val & ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_DCEN_MASK |
  526. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_ISIE_MASK)) |
  527. SDRAM_MCOPT2_IPTR_EXECUTE);
  528. /*------------------------------------------------------------------
  529. * Wait for IPTR_EXECUTE init sequence to complete.
  530. *-----------------------------------------------------------------*/
  531. do {
  532. mfsdram(SDRAM_MCSTAT, val);
  533. } while ((val & SDRAM_MCSTAT_MIC_MASK) == SDRAM_MCSTAT_MIC_NOTCOMP);
  534. /* enable the controller only after init sequence completes */
  535. mfsdram(SDRAM_MCOPT2, val);
  536. mtsdram(SDRAM_MCOPT2, (val | SDRAM_MCOPT2_DCEN_ENABLE));
  537. /* Make sure delay-line calibration is done before proceeding */
  538. do {
  539. mfsdram(SDRAM_DLCR, val);
  540. } while (!(val & SDRAM_DLCR_DLCS_COMPLETE));
  541. /* get installed memory size */
  542. dram_size = sdram_memsize();
  543. /*
  544. * Limit size to 2GB
  545. */
  546. if (dram_size > CONFIG_MAX_MEM_MAPPED)
  547. dram_size = CONFIG_MAX_MEM_MAPPED;
  548. /* and program tlb entries for this size (dynamic) */
  549. /*
  550. * Program TLB entries with caches enabled, for best performace
  551. * while auto-calibrating and ECC generation
  552. */
  553. program_tlb(0, 0, dram_size, 0);
  554. /*------------------------------------------------------------------
  555. * DQS calibration.
  556. *-----------------------------------------------------------------*/
  557. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  558. DQS_autocalibration();
  559. #else
  560. program_DQS_calibration(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  561. #endif
  562. /*
  563. * Now complete RDSS configuration as mentioned on page 7 of the AMCC
  564. * PowerPC440SP/SPe DDR2 application note:
  565. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  566. */
  567. update_rdcc();
  568. #ifdef CONFIG_DDR_ECC
  569. /*------------------------------------------------------------------
  570. * If ecc is enabled, initialize the parity bits.
  571. *-----------------------------------------------------------------*/
  572. program_ecc(dimm_populated, iic0_dimm_addr, num_dimm_banks, 0);
  573. #endif
  574. /*
  575. * Flush the dcache before removing the TLB with caches
  576. * enabled. Otherwise this might lead to problems later on,
  577. * e.g. while booting Linux (as seen on ICON-440SPe).
  578. */
  579. flush_dcache();
  580. /*
  581. * Now after initialization (auto-calibration and ECC generation)
  582. * remove the TLB entries with caches enabled and program again with
  583. * desired cache functionality
  584. */
  585. remove_tlb(0, dram_size);
  586. program_tlb(0, 0, dram_size, MY_TLB_WORD2_I_ENABLE);
  587. ppc4xx_ibm_ddr2_register_dump();
  588. /*
  589. * Clear potential errors resulting from auto-calibration.
  590. * If not done, then we could get an interrupt later on when
  591. * exceptions are enabled.
  592. */
  593. set_mcsr(get_mcsr());
  594. return sdram_memsize();
  595. }
  596. static void get_spd_info(unsigned long *dimm_populated,
  597. unsigned char *iic0_dimm_addr,
  598. unsigned long num_dimm_banks)
  599. {
  600. unsigned long dimm_num;
  601. unsigned long dimm_found;
  602. unsigned char num_of_bytes;
  603. unsigned char total_size;
  604. dimm_found = FALSE;
  605. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  606. num_of_bytes = 0;
  607. total_size = 0;
  608. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  609. debug("\nspd_read(0x%x) returned %d\n",
  610. iic0_dimm_addr[dimm_num], num_of_bytes);
  611. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  612. debug("spd_read(0x%x) returned %d\n",
  613. iic0_dimm_addr[dimm_num], total_size);
  614. if ((num_of_bytes != 0) && (total_size != 0)) {
  615. dimm_populated[dimm_num] = TRUE;
  616. dimm_found = TRUE;
  617. debug("DIMM slot %lu: populated\n", dimm_num);
  618. } else {
  619. dimm_populated[dimm_num] = FALSE;
  620. debug("DIMM slot %lu: Not populated\n", dimm_num);
  621. }
  622. }
  623. if (dimm_found == FALSE) {
  624. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  625. spd_ddr_init_hang ();
  626. }
  627. }
  628. /*------------------------------------------------------------------
  629. * For the memory DIMMs installed, this routine verifies that they
  630. * really are DDR specific DIMMs.
  631. *-----------------------------------------------------------------*/
  632. static void check_mem_type(unsigned long *dimm_populated,
  633. unsigned char *iic0_dimm_addr,
  634. unsigned long num_dimm_banks)
  635. {
  636. unsigned long dimm_num;
  637. unsigned long dimm_type;
  638. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  639. if (dimm_populated[dimm_num] == TRUE) {
  640. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  641. switch (dimm_type) {
  642. case 1:
  643. printf("ERROR: Standard Fast Page Mode DRAM DIMM detected in "
  644. "slot %d.\n", (unsigned int)dimm_num);
  645. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  646. printf("Replace the DIMM module with a supported DIMM.\n\n");
  647. spd_ddr_init_hang ();
  648. break;
  649. case 2:
  650. printf("ERROR: EDO DIMM detected in slot %d.\n",
  651. (unsigned int)dimm_num);
  652. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  653. printf("Replace the DIMM module with a supported DIMM.\n\n");
  654. spd_ddr_init_hang ();
  655. break;
  656. case 3:
  657. printf("ERROR: Pipelined Nibble DIMM detected in slot %d.\n",
  658. (unsigned int)dimm_num);
  659. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  660. printf("Replace the DIMM module with a supported DIMM.\n\n");
  661. spd_ddr_init_hang ();
  662. break;
  663. case 4:
  664. printf("ERROR: SDRAM DIMM detected in slot %d.\n",
  665. (unsigned int)dimm_num);
  666. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  667. printf("Replace the DIMM module with a supported DIMM.\n\n");
  668. spd_ddr_init_hang ();
  669. break;
  670. case 5:
  671. printf("ERROR: Multiplexed ROM DIMM detected in slot %d.\n",
  672. (unsigned int)dimm_num);
  673. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  674. printf("Replace the DIMM module with a supported DIMM.\n\n");
  675. spd_ddr_init_hang ();
  676. break;
  677. case 6:
  678. printf("ERROR: SGRAM DIMM detected in slot %d.\n",
  679. (unsigned int)dimm_num);
  680. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  681. printf("Replace the DIMM module with a supported DIMM.\n\n");
  682. spd_ddr_init_hang ();
  683. break;
  684. case 7:
  685. debug("DIMM slot %lu: DDR1 SDRAM detected\n", dimm_num);
  686. dimm_populated[dimm_num] = SDRAM_DDR1;
  687. break;
  688. case 8:
  689. debug("DIMM slot %lu: DDR2 SDRAM detected\n", dimm_num);
  690. dimm_populated[dimm_num] = SDRAM_DDR2;
  691. break;
  692. default:
  693. printf("ERROR: Unknown DIMM detected in slot %d.\n",
  694. (unsigned int)dimm_num);
  695. printf("Only DDR1 and DDR2 SDRAM DIMMs are supported.\n");
  696. printf("Replace the DIMM module with a supported DIMM.\n\n");
  697. spd_ddr_init_hang ();
  698. break;
  699. }
  700. }
  701. }
  702. for (dimm_num = 1; dimm_num < num_dimm_banks; dimm_num++) {
  703. if ((dimm_populated[dimm_num-1] != SDRAM_NONE)
  704. && (dimm_populated[dimm_num] != SDRAM_NONE)
  705. && (dimm_populated[dimm_num-1] != dimm_populated[dimm_num])) {
  706. printf("ERROR: DIMM's DDR1 and DDR2 type can not be mixed.\n");
  707. spd_ddr_init_hang ();
  708. }
  709. }
  710. }
  711. /*------------------------------------------------------------------
  712. * For the memory DIMMs installed, this routine verifies that
  713. * frequency previously calculated is supported.
  714. *-----------------------------------------------------------------*/
  715. static void check_frequency(unsigned long *dimm_populated,
  716. unsigned char *iic0_dimm_addr,
  717. unsigned long num_dimm_banks)
  718. {
  719. unsigned long dimm_num;
  720. unsigned long tcyc_reg;
  721. unsigned long cycle_time;
  722. unsigned long calc_cycle_time;
  723. unsigned long sdram_freq;
  724. unsigned long sdr_ddrpll;
  725. PPC4xx_SYS_INFO board_cfg;
  726. /*------------------------------------------------------------------
  727. * Get the board configuration info.
  728. *-----------------------------------------------------------------*/
  729. get_sys_info(&board_cfg);
  730. mfsdr(SDR0_DDR0, sdr_ddrpll);
  731. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  732. /*
  733. * calc_cycle_time is calculated from DDR frequency set by board/chip
  734. * and is expressed in multiple of 10 picoseconds
  735. * to match the way DIMM cycle time is calculated below.
  736. */
  737. calc_cycle_time = MULDIV64(ONE_BILLION, 100, sdram_freq);
  738. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  739. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  740. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  741. /*
  742. * Byte 9, Cycle time for CAS Latency=X, is split into two nibbles:
  743. * the higher order nibble (bits 4-7) designates the cycle time
  744. * to a granularity of 1ns;
  745. * the value presented by the lower order nibble (bits 0-3)
  746. * has a granularity of .1ns and is added to the value designated
  747. * by the higher nibble. In addition, four lines of the lower order
  748. * nibble are assigned to support +.25,+.33, +.66 and +.75.
  749. */
  750. /* Convert from hex to decimal */
  751. if ((tcyc_reg & 0x0F) == 0x0D)
  752. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  753. else if ((tcyc_reg & 0x0F) == 0x0C)
  754. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 66;
  755. else if ((tcyc_reg & 0x0F) == 0x0B)
  756. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 33;
  757. else if ((tcyc_reg & 0x0F) == 0x0A)
  758. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 25;
  759. else
  760. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) +
  761. ((tcyc_reg & 0x0F)*10);
  762. debug("cycle_time=%lu [10 picoseconds]\n", cycle_time);
  763. if (cycle_time > (calc_cycle_time + 10)) {
  764. /*
  765. * the provided sdram cycle_time is too small
  766. * for the available DIMM cycle_time.
  767. * The additionnal 100ps is here to accept a small incertainty.
  768. */
  769. printf("ERROR: DRAM DIMM detected with cycle_time %d ps in "
  770. "slot %d \n while calculated cycle time is %d ps.\n",
  771. (unsigned int)(cycle_time*10),
  772. (unsigned int)dimm_num,
  773. (unsigned int)(calc_cycle_time*10));
  774. printf("Replace the DIMM, or change DDR frequency via "
  775. "strapping bits.\n\n");
  776. spd_ddr_init_hang ();
  777. }
  778. }
  779. }
  780. }
  781. /*------------------------------------------------------------------
  782. * For the memory DIMMs installed, this routine verifies two
  783. * ranks/banks maximum are availables.
  784. *-----------------------------------------------------------------*/
  785. static void check_rank_number(unsigned long *dimm_populated,
  786. unsigned char *iic0_dimm_addr,
  787. unsigned long num_dimm_banks)
  788. {
  789. unsigned long dimm_num;
  790. unsigned long dimm_rank;
  791. unsigned long total_rank = 0;
  792. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  793. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  794. dimm_rank = spd_read(iic0_dimm_addr[dimm_num], 5);
  795. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  796. dimm_rank = (dimm_rank & 0x0F) +1;
  797. else
  798. dimm_rank = dimm_rank & 0x0F;
  799. if (dimm_rank > MAXRANKS) {
  800. printf("ERROR: DRAM DIMM detected with %lu ranks in "
  801. "slot %lu is not supported.\n", dimm_rank, dimm_num);
  802. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  803. printf("Replace the DIMM module with a supported DIMM.\n\n");
  804. spd_ddr_init_hang ();
  805. } else
  806. total_rank += dimm_rank;
  807. }
  808. if (total_rank > MAXRANKS) {
  809. printf("ERROR: DRAM DIMM detected with a total of %d ranks "
  810. "for all slots.\n", (unsigned int)total_rank);
  811. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  812. printf("Remove one of the DIMM modules.\n\n");
  813. spd_ddr_init_hang ();
  814. }
  815. }
  816. }
  817. /*------------------------------------------------------------------
  818. * only support 2.5V modules.
  819. * This routine verifies this.
  820. *-----------------------------------------------------------------*/
  821. static void check_voltage_type(unsigned long *dimm_populated,
  822. unsigned char *iic0_dimm_addr,
  823. unsigned long num_dimm_banks)
  824. {
  825. unsigned long dimm_num;
  826. unsigned long voltage_type;
  827. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  828. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  829. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  830. switch (voltage_type) {
  831. case 0x00:
  832. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  833. printf("This DIMM is 5.0 Volt/TTL.\n");
  834. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  835. (unsigned int)dimm_num);
  836. spd_ddr_init_hang ();
  837. break;
  838. case 0x01:
  839. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  840. printf("This DIMM is LVTTL.\n");
  841. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  842. (unsigned int)dimm_num);
  843. spd_ddr_init_hang ();
  844. break;
  845. case 0x02:
  846. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  847. printf("This DIMM is 1.5 Volt.\n");
  848. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  849. (unsigned int)dimm_num);
  850. spd_ddr_init_hang ();
  851. break;
  852. case 0x03:
  853. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  854. printf("This DIMM is 3.3 Volt/TTL.\n");
  855. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  856. (unsigned int)dimm_num);
  857. spd_ddr_init_hang ();
  858. break;
  859. case 0x04:
  860. /* 2.5 Voltage only for DDR1 */
  861. break;
  862. case 0x05:
  863. /* 1.8 Voltage only for DDR2 */
  864. break;
  865. default:
  866. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  867. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  868. (unsigned int)dimm_num);
  869. spd_ddr_init_hang ();
  870. break;
  871. }
  872. }
  873. }
  874. }
  875. /*-----------------------------------------------------------------------------+
  876. * program_copt1.
  877. *-----------------------------------------------------------------------------*/
  878. static void program_copt1(unsigned long *dimm_populated,
  879. unsigned char *iic0_dimm_addr,
  880. unsigned long num_dimm_banks)
  881. {
  882. unsigned long dimm_num;
  883. unsigned long mcopt1;
  884. unsigned long ecc_enabled;
  885. unsigned long ecc = 0;
  886. unsigned long data_width = 0;
  887. unsigned long dimm_32bit;
  888. unsigned long dimm_64bit;
  889. unsigned long registered = 0;
  890. unsigned long attribute = 0;
  891. unsigned long buf0, buf1; /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  892. unsigned long bankcount;
  893. unsigned long ddrtype;
  894. unsigned long val;
  895. #ifdef CONFIG_DDR_ECC
  896. ecc_enabled = TRUE;
  897. #else
  898. ecc_enabled = FALSE;
  899. #endif
  900. dimm_32bit = FALSE;
  901. dimm_64bit = FALSE;
  902. buf0 = FALSE;
  903. buf1 = FALSE;
  904. /*------------------------------------------------------------------
  905. * Set memory controller options reg 1, SDRAM_MCOPT1.
  906. *-----------------------------------------------------------------*/
  907. mfsdram(SDRAM_MCOPT1, val);
  908. mcopt1 = val & ~(SDRAM_MCOPT1_MCHK_MASK | SDRAM_MCOPT1_RDEN_MASK |
  909. SDRAM_MCOPT1_PMU_MASK | SDRAM_MCOPT1_DMWD_MASK |
  910. SDRAM_MCOPT1_UIOS_MASK | SDRAM_MCOPT1_BCNT_MASK |
  911. SDRAM_MCOPT1_DDR_TYPE_MASK | SDRAM_MCOPT1_RWOO_MASK |
  912. SDRAM_MCOPT1_WOOO_MASK | SDRAM_MCOPT1_DCOO_MASK |
  913. SDRAM_MCOPT1_DREF_MASK);
  914. mcopt1 |= SDRAM_MCOPT1_QDEP;
  915. mcopt1 |= SDRAM_MCOPT1_PMU_OPEN;
  916. mcopt1 |= SDRAM_MCOPT1_RWOO_DISABLED;
  917. mcopt1 |= SDRAM_MCOPT1_WOOO_DISABLED;
  918. mcopt1 |= SDRAM_MCOPT1_DCOO_DISABLED;
  919. mcopt1 |= SDRAM_MCOPT1_DREF_NORMAL;
  920. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  921. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  922. /* test ecc support */
  923. ecc = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 11);
  924. if (ecc != 0x02) /* ecc not supported */
  925. ecc_enabled = FALSE;
  926. /* test bank count */
  927. bankcount = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 17);
  928. if (bankcount == 0x04) /* bank count = 4 */
  929. mcopt1 |= SDRAM_MCOPT1_4_BANKS;
  930. else /* bank count = 8 */
  931. mcopt1 |= SDRAM_MCOPT1_8_BANKS;
  932. /* test DDR type */
  933. ddrtype = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2);
  934. /* test for buffered/unbuffered, registered, differential clocks */
  935. registered = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 20);
  936. attribute = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 21);
  937. /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  938. if (dimm_num == 0) {
  939. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  940. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  941. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  942. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  943. if (registered == 1) { /* DDR2 always buffered */
  944. /* TODO: what about above comments ? */
  945. mcopt1 |= SDRAM_MCOPT1_RDEN;
  946. buf0 = TRUE;
  947. } else {
  948. /* TODO: the mask 0x02 doesn't match Samsung def for byte 21. */
  949. if ((attribute & 0x02) == 0x00) {
  950. /* buffered not supported */
  951. buf0 = FALSE;
  952. } else {
  953. mcopt1 |= SDRAM_MCOPT1_RDEN;
  954. buf0 = TRUE;
  955. }
  956. }
  957. }
  958. else if (dimm_num == 1) {
  959. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  960. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  961. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  962. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  963. if (registered == 1) {
  964. /* DDR2 always buffered */
  965. mcopt1 |= SDRAM_MCOPT1_RDEN;
  966. buf1 = TRUE;
  967. } else {
  968. if ((attribute & 0x02) == 0x00) {
  969. /* buffered not supported */
  970. buf1 = FALSE;
  971. } else {
  972. mcopt1 |= SDRAM_MCOPT1_RDEN;
  973. buf1 = TRUE;
  974. }
  975. }
  976. }
  977. /* Note that for DDR2 the byte 7 is reserved, but OK to keep code as is. */
  978. data_width = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 6) +
  979. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 7)) << 8);
  980. switch (data_width) {
  981. case 72:
  982. case 64:
  983. dimm_64bit = TRUE;
  984. break;
  985. case 40:
  986. case 32:
  987. dimm_32bit = TRUE;
  988. break;
  989. default:
  990. printf("WARNING: Detected a DIMM with a data width of %lu bits.\n",
  991. data_width);
  992. printf("Only DIMMs with 32 or 64 bit DDR-SDRAM widths are supported.\n");
  993. break;
  994. }
  995. }
  996. }
  997. /* verify matching properties */
  998. if ((dimm_populated[0] != SDRAM_NONE) && (dimm_populated[1] != SDRAM_NONE)) {
  999. if (buf0 != buf1) {
  1000. printf("ERROR: DIMM's buffered/unbuffered, registered, clocking don't match.\n");
  1001. spd_ddr_init_hang ();
  1002. }
  1003. }
  1004. if ((dimm_64bit == TRUE) && (dimm_32bit == TRUE)) {
  1005. printf("ERROR: Cannot mix 32 bit and 64 bit DDR-SDRAM DIMMs together.\n");
  1006. spd_ddr_init_hang ();
  1007. }
  1008. else if ((dimm_64bit == TRUE) && (dimm_32bit == FALSE)) {
  1009. mcopt1 |= SDRAM_MCOPT1_DMWD_64;
  1010. } else if ((dimm_64bit == FALSE) && (dimm_32bit == TRUE)) {
  1011. mcopt1 |= SDRAM_MCOPT1_DMWD_32;
  1012. } else {
  1013. printf("ERROR: Please install only 32 or 64 bit DDR-SDRAM DIMMs.\n\n");
  1014. spd_ddr_init_hang ();
  1015. }
  1016. if (ecc_enabled == TRUE)
  1017. mcopt1 |= SDRAM_MCOPT1_MCHK_GEN;
  1018. else
  1019. mcopt1 |= SDRAM_MCOPT1_MCHK_NON;
  1020. mtsdram(SDRAM_MCOPT1, mcopt1);
  1021. }
  1022. /*-----------------------------------------------------------------------------+
  1023. * program_codt.
  1024. *-----------------------------------------------------------------------------*/
  1025. static void program_codt(unsigned long *dimm_populated,
  1026. unsigned char *iic0_dimm_addr,
  1027. unsigned long num_dimm_banks)
  1028. {
  1029. unsigned long codt;
  1030. unsigned long modt0 = 0;
  1031. unsigned long modt1 = 0;
  1032. unsigned long modt2 = 0;
  1033. unsigned long modt3 = 0;
  1034. unsigned char dimm_num;
  1035. unsigned char dimm_rank;
  1036. unsigned char total_rank = 0;
  1037. unsigned char total_dimm = 0;
  1038. unsigned char dimm_type = 0;
  1039. unsigned char firstSlot = 0;
  1040. /*------------------------------------------------------------------
  1041. * Set the SDRAM Controller On Die Termination Register
  1042. *-----------------------------------------------------------------*/
  1043. mfsdram(SDRAM_CODT, codt);
  1044. codt &= ~(SDRAM_CODT_DQS_SINGLE_END | SDRAM_CODT_CKSE_SINGLE_END);
  1045. codt |= SDRAM_CODT_IO_NMODE;
  1046. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1047. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1048. dimm_rank = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 5);
  1049. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08) {
  1050. dimm_rank = (dimm_rank & 0x0F) + 1;
  1051. dimm_type = SDRAM_DDR2;
  1052. } else {
  1053. dimm_rank = dimm_rank & 0x0F;
  1054. dimm_type = SDRAM_DDR1;
  1055. }
  1056. total_rank += dimm_rank;
  1057. total_dimm++;
  1058. if ((dimm_num == 0) && (total_dimm == 1))
  1059. firstSlot = TRUE;
  1060. else
  1061. firstSlot = FALSE;
  1062. }
  1063. }
  1064. if (dimm_type == SDRAM_DDR2) {
  1065. codt |= SDRAM_CODT_DQS_1_8_V_DDR2;
  1066. if ((total_dimm == 1) && (firstSlot == TRUE)) {
  1067. if (total_rank == 1) { /* PUUU */
  1068. codt |= CALC_ODT_R(0);
  1069. modt0 = CALC_ODT_W(0);
  1070. modt1 = 0x00000000;
  1071. modt2 = 0x00000000;
  1072. modt3 = 0x00000000;
  1073. }
  1074. if (total_rank == 2) { /* PPUU */
  1075. codt |= CALC_ODT_R(0) | CALC_ODT_R(1);
  1076. modt0 = CALC_ODT_W(0) | CALC_ODT_W(1);
  1077. modt1 = 0x00000000;
  1078. modt2 = 0x00000000;
  1079. modt3 = 0x00000000;
  1080. }
  1081. } else if ((total_dimm == 1) && (firstSlot != TRUE)) {
  1082. if (total_rank == 1) { /* UUPU */
  1083. codt |= CALC_ODT_R(2);
  1084. modt0 = 0x00000000;
  1085. modt1 = 0x00000000;
  1086. modt2 = CALC_ODT_W(2);
  1087. modt3 = 0x00000000;
  1088. }
  1089. if (total_rank == 2) { /* UUPP */
  1090. codt |= CALC_ODT_R(2) | CALC_ODT_R(3);
  1091. modt0 = 0x00000000;
  1092. modt1 = 0x00000000;
  1093. modt2 = CALC_ODT_W(2) | CALC_ODT_W(3);
  1094. modt3 = 0x00000000;
  1095. }
  1096. }
  1097. if (total_dimm == 2) {
  1098. if (total_rank == 2) { /* PUPU */
  1099. codt |= CALC_ODT_R(0) | CALC_ODT_R(2);
  1100. modt0 = CALC_ODT_RW(2);
  1101. modt1 = 0x00000000;
  1102. modt2 = CALC_ODT_RW(0);
  1103. modt3 = 0x00000000;
  1104. }
  1105. if (total_rank == 4) { /* PPPP */
  1106. codt |= CALC_ODT_R(0) | CALC_ODT_R(1) |
  1107. CALC_ODT_R(2) | CALC_ODT_R(3);
  1108. modt0 = CALC_ODT_RW(2) | CALC_ODT_RW(3);
  1109. modt1 = 0x00000000;
  1110. modt2 = CALC_ODT_RW(0) | CALC_ODT_RW(1);
  1111. modt3 = 0x00000000;
  1112. }
  1113. }
  1114. } else {
  1115. codt |= SDRAM_CODT_DQS_2_5_V_DDR1;
  1116. modt0 = 0x00000000;
  1117. modt1 = 0x00000000;
  1118. modt2 = 0x00000000;
  1119. modt3 = 0x00000000;
  1120. if (total_dimm == 1) {
  1121. if (total_rank == 1)
  1122. codt |= 0x00800000;
  1123. if (total_rank == 2)
  1124. codt |= 0x02800000;
  1125. }
  1126. if (total_dimm == 2) {
  1127. if (total_rank == 2)
  1128. codt |= 0x08800000;
  1129. if (total_rank == 4)
  1130. codt |= 0x2a800000;
  1131. }
  1132. }
  1133. debug("nb of dimm %d\n", total_dimm);
  1134. debug("nb of rank %d\n", total_rank);
  1135. if (total_dimm == 1)
  1136. debug("dimm in slot %d\n", firstSlot);
  1137. mtsdram(SDRAM_CODT, codt);
  1138. mtsdram(SDRAM_MODT0, modt0);
  1139. mtsdram(SDRAM_MODT1, modt1);
  1140. mtsdram(SDRAM_MODT2, modt2);
  1141. mtsdram(SDRAM_MODT3, modt3);
  1142. }
  1143. /*-----------------------------------------------------------------------------+
  1144. * program_initplr.
  1145. *-----------------------------------------------------------------------------*/
  1146. static void program_initplr(unsigned long *dimm_populated,
  1147. unsigned char *iic0_dimm_addr,
  1148. unsigned long num_dimm_banks,
  1149. ddr_cas_id_t selected_cas,
  1150. int write_recovery)
  1151. {
  1152. u32 cas = 0;
  1153. u32 odt = 0;
  1154. u32 ods = 0;
  1155. u32 mr;
  1156. u32 wr;
  1157. u32 emr;
  1158. u32 emr2;
  1159. u32 emr3;
  1160. int dimm_num;
  1161. int total_dimm = 0;
  1162. /******************************************************
  1163. ** Assumption: if more than one DIMM, all DIMMs are the same
  1164. ** as already checked in check_memory_type
  1165. ******************************************************/
  1166. if ((dimm_populated[0] == SDRAM_DDR1) || (dimm_populated[1] == SDRAM_DDR1)) {
  1167. mtsdram(SDRAM_INITPLR0, 0x81B80000);
  1168. mtsdram(SDRAM_INITPLR1, 0x81900400);
  1169. mtsdram(SDRAM_INITPLR2, 0x81810000);
  1170. mtsdram(SDRAM_INITPLR3, 0xff800162);
  1171. mtsdram(SDRAM_INITPLR4, 0x81900400);
  1172. mtsdram(SDRAM_INITPLR5, 0x86080000);
  1173. mtsdram(SDRAM_INITPLR6, 0x86080000);
  1174. mtsdram(SDRAM_INITPLR7, 0x81000062);
  1175. } else if ((dimm_populated[0] == SDRAM_DDR2) || (dimm_populated[1] == SDRAM_DDR2)) {
  1176. switch (selected_cas) {
  1177. case DDR_CAS_3:
  1178. cas = 3 << 4;
  1179. break;
  1180. case DDR_CAS_4:
  1181. cas = 4 << 4;
  1182. break;
  1183. case DDR_CAS_5:
  1184. cas = 5 << 4;
  1185. break;
  1186. default:
  1187. printf("ERROR: ucode error on selected_cas value %d", selected_cas);
  1188. spd_ddr_init_hang ();
  1189. break;
  1190. }
  1191. #if 0
  1192. /*
  1193. * ToDo - Still a problem with the write recovery:
  1194. * On the Corsair CM2X512-5400C4 module, setting write recovery
  1195. * in the INITPLR reg to the value calculated in program_mode()
  1196. * results in not correctly working DDR2 memory (crash after
  1197. * relocation).
  1198. *
  1199. * So for now, set the write recovery to 3. This seems to work
  1200. * on the Corair module too.
  1201. *
  1202. * 2007-03-01, sr
  1203. */
  1204. switch (write_recovery) {
  1205. case 3:
  1206. wr = WRITE_RECOV_3;
  1207. break;
  1208. case 4:
  1209. wr = WRITE_RECOV_4;
  1210. break;
  1211. case 5:
  1212. wr = WRITE_RECOV_5;
  1213. break;
  1214. case 6:
  1215. wr = WRITE_RECOV_6;
  1216. break;
  1217. default:
  1218. printf("ERROR: write recovery not support (%d)", write_recovery);
  1219. spd_ddr_init_hang ();
  1220. break;
  1221. }
  1222. #else
  1223. wr = WRITE_RECOV_3; /* test-only, see description above */
  1224. #endif
  1225. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++)
  1226. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1227. total_dimm++;
  1228. if (total_dimm == 1) {
  1229. odt = ODT_150_OHM;
  1230. ods = ODS_FULL;
  1231. } else if (total_dimm == 2) {
  1232. odt = ODT_75_OHM;
  1233. ods = ODS_REDUCED;
  1234. } else {
  1235. printf("ERROR: Unsupported number of DIMM's (%d)", total_dimm);
  1236. spd_ddr_init_hang ();
  1237. }
  1238. mr = CMD_EMR | SELECT_MR | BURST_LEN_4 | wr | cas;
  1239. emr = CMD_EMR | SELECT_EMR | odt | ods;
  1240. emr2 = CMD_EMR | SELECT_EMR2;
  1241. emr3 = CMD_EMR | SELECT_EMR3;
  1242. /* NOP - Wait 106 MemClk cycles */
  1243. mtsdram(SDRAM_INITPLR0, SDRAM_INITPLR_ENABLE | CMD_NOP |
  1244. SDRAM_INITPLR_IMWT_ENCODE(106));
  1245. udelay(1000);
  1246. /* precharge 4 MemClk cycles */
  1247. mtsdram(SDRAM_INITPLR1, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1248. SDRAM_INITPLR_IMWT_ENCODE(4));
  1249. /* EMR2 - Wait tMRD (2 MemClk cycles) */
  1250. mtsdram(SDRAM_INITPLR2, SDRAM_INITPLR_ENABLE | emr2 |
  1251. SDRAM_INITPLR_IMWT_ENCODE(2));
  1252. /* EMR3 - Wait tMRD (2 MemClk cycles) */
  1253. mtsdram(SDRAM_INITPLR3, SDRAM_INITPLR_ENABLE | emr3 |
  1254. SDRAM_INITPLR_IMWT_ENCODE(2));
  1255. /* EMR DLL ENABLE - Wait tMRD (2 MemClk cycles) */
  1256. mtsdram(SDRAM_INITPLR4, SDRAM_INITPLR_ENABLE | emr |
  1257. SDRAM_INITPLR_IMWT_ENCODE(2));
  1258. /* MR w/ DLL reset - 200 cycle wait for DLL reset */
  1259. mtsdram(SDRAM_INITPLR5, SDRAM_INITPLR_ENABLE | mr | DLL_RESET |
  1260. SDRAM_INITPLR_IMWT_ENCODE(200));
  1261. udelay(1000);
  1262. /* precharge 4 MemClk cycles */
  1263. mtsdram(SDRAM_INITPLR6, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1264. SDRAM_INITPLR_IMWT_ENCODE(4));
  1265. /* Refresh 25 MemClk cycles */
  1266. mtsdram(SDRAM_INITPLR7, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1267. SDRAM_INITPLR_IMWT_ENCODE(25));
  1268. /* Refresh 25 MemClk cycles */
  1269. mtsdram(SDRAM_INITPLR8, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1270. SDRAM_INITPLR_IMWT_ENCODE(25));
  1271. /* Refresh 25 MemClk cycles */
  1272. mtsdram(SDRAM_INITPLR9, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1273. SDRAM_INITPLR_IMWT_ENCODE(25));
  1274. /* Refresh 25 MemClk cycles */
  1275. mtsdram(SDRAM_INITPLR10, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1276. SDRAM_INITPLR_IMWT_ENCODE(25));
  1277. /* MR w/o DLL reset - Wait tMRD (2 MemClk cycles) */
  1278. mtsdram(SDRAM_INITPLR11, SDRAM_INITPLR_ENABLE | mr |
  1279. SDRAM_INITPLR_IMWT_ENCODE(2));
  1280. /* EMR OCD Default - Wait tMRD (2 MemClk cycles) */
  1281. mtsdram(SDRAM_INITPLR12, SDRAM_INITPLR_ENABLE | OCD_CALIB_DEF |
  1282. SDRAM_INITPLR_IMWT_ENCODE(2) | emr);
  1283. /* EMR OCD Exit */
  1284. mtsdram(SDRAM_INITPLR13, SDRAM_INITPLR_ENABLE | emr |
  1285. SDRAM_INITPLR_IMWT_ENCODE(2));
  1286. } else {
  1287. printf("ERROR: ucode error as unknown DDR type in program_initplr");
  1288. spd_ddr_init_hang ();
  1289. }
  1290. }
  1291. /*------------------------------------------------------------------
  1292. * This routine programs the SDRAM_MMODE register.
  1293. * the selected_cas is an output parameter, that will be passed
  1294. * by caller to call the above program_initplr( )
  1295. *-----------------------------------------------------------------*/
  1296. static void program_mode(unsigned long *dimm_populated,
  1297. unsigned char *iic0_dimm_addr,
  1298. unsigned long num_dimm_banks,
  1299. ddr_cas_id_t *selected_cas,
  1300. int *write_recovery)
  1301. {
  1302. unsigned long dimm_num;
  1303. unsigned long sdram_ddr1;
  1304. unsigned long t_wr_ns;
  1305. unsigned long t_wr_clk;
  1306. unsigned long cas_bit;
  1307. unsigned long cas_index;
  1308. unsigned long sdram_freq;
  1309. unsigned long ddr_check;
  1310. unsigned long mmode;
  1311. unsigned long tcyc_reg;
  1312. unsigned long cycle_2_0_clk;
  1313. unsigned long cycle_2_5_clk;
  1314. unsigned long cycle_3_0_clk;
  1315. unsigned long cycle_4_0_clk;
  1316. unsigned long cycle_5_0_clk;
  1317. unsigned long max_2_0_tcyc_ns_x_100;
  1318. unsigned long max_2_5_tcyc_ns_x_100;
  1319. unsigned long max_3_0_tcyc_ns_x_100;
  1320. unsigned long max_4_0_tcyc_ns_x_100;
  1321. unsigned long max_5_0_tcyc_ns_x_100;
  1322. unsigned long cycle_time_ns_x_100[3];
  1323. PPC4xx_SYS_INFO board_cfg;
  1324. unsigned char cas_2_0_available;
  1325. unsigned char cas_2_5_available;
  1326. unsigned char cas_3_0_available;
  1327. unsigned char cas_4_0_available;
  1328. unsigned char cas_5_0_available;
  1329. unsigned long sdr_ddrpll;
  1330. /*------------------------------------------------------------------
  1331. * Get the board configuration info.
  1332. *-----------------------------------------------------------------*/
  1333. get_sys_info(&board_cfg);
  1334. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1335. sdram_freq = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(sdr_ddrpll), 1);
  1336. debug("sdram_freq=%lu\n", sdram_freq);
  1337. /*------------------------------------------------------------------
  1338. * Handle the timing. We need to find the worst case timing of all
  1339. * the dimm modules installed.
  1340. *-----------------------------------------------------------------*/
  1341. t_wr_ns = 0;
  1342. cas_2_0_available = TRUE;
  1343. cas_2_5_available = TRUE;
  1344. cas_3_0_available = TRUE;
  1345. cas_4_0_available = TRUE;
  1346. cas_5_0_available = TRUE;
  1347. max_2_0_tcyc_ns_x_100 = 10;
  1348. max_2_5_tcyc_ns_x_100 = 10;
  1349. max_3_0_tcyc_ns_x_100 = 10;
  1350. max_4_0_tcyc_ns_x_100 = 10;
  1351. max_5_0_tcyc_ns_x_100 = 10;
  1352. sdram_ddr1 = TRUE;
  1353. /* loop through all the DIMM slots on the board */
  1354. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1355. /* If a dimm is installed in a particular slot ... */
  1356. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1357. if (dimm_populated[dimm_num] == SDRAM_DDR1)
  1358. sdram_ddr1 = TRUE;
  1359. else
  1360. sdram_ddr1 = FALSE;
  1361. /* t_wr_ns = max(t_wr_ns, (unsigned long)dimm_spd[dimm_num][36] >> 2); */ /* not used in this loop. */
  1362. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1363. debug("cas_bit[SPD byte 18]=%02lx\n", cas_bit);
  1364. /* For a particular DIMM, grab the three CAS values it supports */
  1365. for (cas_index = 0; cas_index < 3; cas_index++) {
  1366. switch (cas_index) {
  1367. case 0:
  1368. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1369. break;
  1370. case 1:
  1371. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1372. break;
  1373. default:
  1374. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1375. break;
  1376. }
  1377. if ((tcyc_reg & 0x0F) >= 10) {
  1378. if ((tcyc_reg & 0x0F) == 0x0D) {
  1379. /* Convert from hex to decimal */
  1380. cycle_time_ns_x_100[cas_index] =
  1381. (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  1382. } else {
  1383. printf("ERROR: SPD reported Tcyc is incorrect for DIMM "
  1384. "in slot %d\n", (unsigned int)dimm_num);
  1385. spd_ddr_init_hang ();
  1386. }
  1387. } else {
  1388. /* Convert from hex to decimal */
  1389. cycle_time_ns_x_100[cas_index] =
  1390. (((tcyc_reg & 0xF0) >> 4) * 100) +
  1391. ((tcyc_reg & 0x0F)*10);
  1392. }
  1393. debug("cas_index=%lu: cycle_time_ns_x_100=%lu\n", cas_index,
  1394. cycle_time_ns_x_100[cas_index]);
  1395. }
  1396. /* The rest of this routine determines if CAS 2.0, 2.5, 3.0, 4.0 and 5.0 are */
  1397. /* supported for a particular DIMM. */
  1398. cas_index = 0;
  1399. if (sdram_ddr1) {
  1400. /*
  1401. * DDR devices use the following bitmask for CAS latency:
  1402. * Bit 7 6 5 4 3 2 1 0
  1403. * TBD 4.0 3.5 3.0 2.5 2.0 1.5 1.0
  1404. */
  1405. if (((cas_bit & 0x40) == 0x40) && (cas_index < 3) &&
  1406. (cycle_time_ns_x_100[cas_index] != 0)) {
  1407. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1408. cycle_time_ns_x_100[cas_index]);
  1409. cas_index++;
  1410. } else {
  1411. if (cas_index != 0)
  1412. cas_index++;
  1413. cas_4_0_available = FALSE;
  1414. }
  1415. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1416. (cycle_time_ns_x_100[cas_index] != 0)) {
  1417. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1418. cycle_time_ns_x_100[cas_index]);
  1419. cas_index++;
  1420. } else {
  1421. if (cas_index != 0)
  1422. cas_index++;
  1423. cas_3_0_available = FALSE;
  1424. }
  1425. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1426. (cycle_time_ns_x_100[cas_index] != 0)) {
  1427. max_2_5_tcyc_ns_x_100 = max(max_2_5_tcyc_ns_x_100,
  1428. cycle_time_ns_x_100[cas_index]);
  1429. cas_index++;
  1430. } else {
  1431. if (cas_index != 0)
  1432. cas_index++;
  1433. cas_2_5_available = FALSE;
  1434. }
  1435. if (((cas_bit & 0x04) == 0x04) && (cas_index < 3) &&
  1436. (cycle_time_ns_x_100[cas_index] != 0)) {
  1437. max_2_0_tcyc_ns_x_100 = max(max_2_0_tcyc_ns_x_100,
  1438. cycle_time_ns_x_100[cas_index]);
  1439. cas_index++;
  1440. } else {
  1441. if (cas_index != 0)
  1442. cas_index++;
  1443. cas_2_0_available = FALSE;
  1444. }
  1445. } else {
  1446. /*
  1447. * DDR2 devices use the following bitmask for CAS latency:
  1448. * Bit 7 6 5 4 3 2 1 0
  1449. * TBD 6.0 5.0 4.0 3.0 2.0 TBD TBD
  1450. */
  1451. if (((cas_bit & 0x20) == 0x20) && (cas_index < 3) &&
  1452. (cycle_time_ns_x_100[cas_index] != 0)) {
  1453. max_5_0_tcyc_ns_x_100 = max(max_5_0_tcyc_ns_x_100,
  1454. cycle_time_ns_x_100[cas_index]);
  1455. cas_index++;
  1456. } else {
  1457. if (cas_index != 0)
  1458. cas_index++;
  1459. cas_5_0_available = FALSE;
  1460. }
  1461. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1462. (cycle_time_ns_x_100[cas_index] != 0)) {
  1463. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1464. cycle_time_ns_x_100[cas_index]);
  1465. cas_index++;
  1466. } else {
  1467. if (cas_index != 0)
  1468. cas_index++;
  1469. cas_4_0_available = FALSE;
  1470. }
  1471. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1472. (cycle_time_ns_x_100[cas_index] != 0)) {
  1473. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1474. cycle_time_ns_x_100[cas_index]);
  1475. cas_index++;
  1476. } else {
  1477. if (cas_index != 0)
  1478. cas_index++;
  1479. cas_3_0_available = FALSE;
  1480. }
  1481. }
  1482. }
  1483. }
  1484. /*------------------------------------------------------------------
  1485. * Set the SDRAM mode, SDRAM_MMODE
  1486. *-----------------------------------------------------------------*/
  1487. mfsdram(SDRAM_MMODE, mmode);
  1488. mmode = mmode & ~(SDRAM_MMODE_WR_MASK | SDRAM_MMODE_DCL_MASK);
  1489. /* add 10 here because of rounding problems */
  1490. cycle_2_0_clk = MULDIV64(ONE_BILLION, 100, max_2_0_tcyc_ns_x_100) + 10;
  1491. cycle_2_5_clk = MULDIV64(ONE_BILLION, 100, max_2_5_tcyc_ns_x_100) + 10;
  1492. cycle_3_0_clk = MULDIV64(ONE_BILLION, 100, max_3_0_tcyc_ns_x_100) + 10;
  1493. cycle_4_0_clk = MULDIV64(ONE_BILLION, 100, max_4_0_tcyc_ns_x_100) + 10;
  1494. cycle_5_0_clk = MULDIV64(ONE_BILLION, 100, max_5_0_tcyc_ns_x_100) + 10;
  1495. debug("cycle_3_0_clk=%lu\n", cycle_3_0_clk);
  1496. debug("cycle_4_0_clk=%lu\n", cycle_4_0_clk);
  1497. debug("cycle_5_0_clk=%lu\n", cycle_5_0_clk);
  1498. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1499. if ((cas_2_0_available == TRUE) && (sdram_freq <= cycle_2_0_clk)) {
  1500. mmode |= SDRAM_MMODE_DCL_DDR1_2_0_CLK;
  1501. *selected_cas = DDR_CAS_2;
  1502. } else if ((cas_2_5_available == TRUE) && (sdram_freq <= cycle_2_5_clk)) {
  1503. mmode |= SDRAM_MMODE_DCL_DDR1_2_5_CLK;
  1504. *selected_cas = DDR_CAS_2_5;
  1505. } else if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1506. mmode |= SDRAM_MMODE_DCL_DDR1_3_0_CLK;
  1507. *selected_cas = DDR_CAS_3;
  1508. } else {
  1509. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1510. printf("Only DIMMs DDR1 with CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1511. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n\n");
  1512. spd_ddr_init_hang ();
  1513. }
  1514. } else { /* DDR2 */
  1515. debug("cas_3_0_available=%d\n", cas_3_0_available);
  1516. debug("cas_4_0_available=%d\n", cas_4_0_available);
  1517. debug("cas_5_0_available=%d\n", cas_5_0_available);
  1518. if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1519. mmode |= SDRAM_MMODE_DCL_DDR2_3_0_CLK;
  1520. *selected_cas = DDR_CAS_3;
  1521. } else if ((cas_4_0_available == TRUE) && (sdram_freq <= cycle_4_0_clk)) {
  1522. mmode |= SDRAM_MMODE_DCL_DDR2_4_0_CLK;
  1523. *selected_cas = DDR_CAS_4;
  1524. } else if ((cas_5_0_available == TRUE) && (sdram_freq <= cycle_5_0_clk)) {
  1525. mmode |= SDRAM_MMODE_DCL_DDR2_5_0_CLK;
  1526. *selected_cas = DDR_CAS_5;
  1527. } else {
  1528. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1529. printf("Only DIMMs DDR2 with CAS latencies of 3.0, 4.0, and 5.0 are supported.\n");
  1530. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n");
  1531. printf("cas3=%d cas4=%d cas5=%d\n",
  1532. cas_3_0_available, cas_4_0_available, cas_5_0_available);
  1533. printf("sdram_freq=%lu cycle3=%lu cycle4=%lu cycle5=%lu\n\n",
  1534. sdram_freq, cycle_3_0_clk, cycle_4_0_clk, cycle_5_0_clk);
  1535. spd_ddr_init_hang ();
  1536. }
  1537. }
  1538. if (sdram_ddr1 == TRUE)
  1539. mmode |= SDRAM_MMODE_WR_DDR1;
  1540. else {
  1541. /* loop through all the DIMM slots on the board */
  1542. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1543. /* If a dimm is installed in a particular slot ... */
  1544. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1545. t_wr_ns = max(t_wr_ns,
  1546. spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1547. }
  1548. /*
  1549. * convert from nanoseconds to ddr clocks
  1550. * round up if necessary
  1551. */
  1552. t_wr_clk = MULDIV64(sdram_freq, t_wr_ns, ONE_BILLION);
  1553. ddr_check = MULDIV64(ONE_BILLION, t_wr_clk, t_wr_ns);
  1554. if (sdram_freq != ddr_check)
  1555. t_wr_clk++;
  1556. switch (t_wr_clk) {
  1557. case 0:
  1558. case 1:
  1559. case 2:
  1560. case 3:
  1561. mmode |= SDRAM_MMODE_WR_DDR2_3_CYC;
  1562. break;
  1563. case 4:
  1564. mmode |= SDRAM_MMODE_WR_DDR2_4_CYC;
  1565. break;
  1566. case 5:
  1567. mmode |= SDRAM_MMODE_WR_DDR2_5_CYC;
  1568. break;
  1569. default:
  1570. mmode |= SDRAM_MMODE_WR_DDR2_6_CYC;
  1571. break;
  1572. }
  1573. *write_recovery = t_wr_clk;
  1574. }
  1575. debug("CAS latency = %d\n", *selected_cas);
  1576. debug("Write recovery = %d\n", *write_recovery);
  1577. mtsdram(SDRAM_MMODE, mmode);
  1578. }
  1579. /*-----------------------------------------------------------------------------+
  1580. * program_rtr.
  1581. *-----------------------------------------------------------------------------*/
  1582. static void program_rtr(unsigned long *dimm_populated,
  1583. unsigned char *iic0_dimm_addr,
  1584. unsigned long num_dimm_banks)
  1585. {
  1586. PPC4xx_SYS_INFO board_cfg;
  1587. unsigned long max_refresh_rate;
  1588. unsigned long dimm_num;
  1589. unsigned long refresh_rate_type;
  1590. unsigned long refresh_rate;
  1591. unsigned long rint;
  1592. unsigned long sdram_freq;
  1593. unsigned long sdr_ddrpll;
  1594. unsigned long val;
  1595. /*------------------------------------------------------------------
  1596. * Get the board configuration info.
  1597. *-----------------------------------------------------------------*/
  1598. get_sys_info(&board_cfg);
  1599. /*------------------------------------------------------------------
  1600. * Set the SDRAM Refresh Timing Register, SDRAM_RTR
  1601. *-----------------------------------------------------------------*/
  1602. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1603. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1604. max_refresh_rate = 0;
  1605. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1606. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1607. refresh_rate_type = spd_read(iic0_dimm_addr[dimm_num], 12);
  1608. refresh_rate_type &= 0x7F;
  1609. switch (refresh_rate_type) {
  1610. case 0:
  1611. refresh_rate = 15625;
  1612. break;
  1613. case 1:
  1614. refresh_rate = 3906;
  1615. break;
  1616. case 2:
  1617. refresh_rate = 7812;
  1618. break;
  1619. case 3:
  1620. refresh_rate = 31250;
  1621. break;
  1622. case 4:
  1623. refresh_rate = 62500;
  1624. break;
  1625. case 5:
  1626. refresh_rate = 125000;
  1627. break;
  1628. default:
  1629. refresh_rate = 0;
  1630. printf("ERROR: DIMM %d unsupported refresh rate/type.\n",
  1631. (unsigned int)dimm_num);
  1632. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1633. spd_ddr_init_hang ();
  1634. break;
  1635. }
  1636. max_refresh_rate = max(max_refresh_rate, refresh_rate);
  1637. }
  1638. }
  1639. rint = MULDIV64(sdram_freq, max_refresh_rate, ONE_BILLION);
  1640. mfsdram(SDRAM_RTR, val);
  1641. mtsdram(SDRAM_RTR, (val & ~SDRAM_RTR_RINT_MASK) |
  1642. (SDRAM_RTR_RINT_ENCODE(rint)));
  1643. }
  1644. /*------------------------------------------------------------------
  1645. * This routine programs the SDRAM_TRx registers.
  1646. *-----------------------------------------------------------------*/
  1647. static void program_tr(unsigned long *dimm_populated,
  1648. unsigned char *iic0_dimm_addr,
  1649. unsigned long num_dimm_banks)
  1650. {
  1651. unsigned long dimm_num;
  1652. unsigned long sdram_ddr1;
  1653. unsigned long t_rp_ns;
  1654. unsigned long t_rcd_ns;
  1655. unsigned long t_rrd_ns;
  1656. unsigned long t_ras_ns;
  1657. unsigned long t_rc_ns;
  1658. unsigned long t_rfc_ns;
  1659. unsigned long t_wpc_ns;
  1660. unsigned long t_wtr_ns;
  1661. unsigned long t_rpc_ns;
  1662. unsigned long t_rp_clk;
  1663. unsigned long t_rcd_clk;
  1664. unsigned long t_rrd_clk;
  1665. unsigned long t_ras_clk;
  1666. unsigned long t_rc_clk;
  1667. unsigned long t_rfc_clk;
  1668. unsigned long t_wpc_clk;
  1669. unsigned long t_wtr_clk;
  1670. unsigned long t_rpc_clk;
  1671. unsigned long sdtr1, sdtr2, sdtr3;
  1672. unsigned long ddr_check;
  1673. unsigned long sdram_freq;
  1674. unsigned long sdr_ddrpll;
  1675. PPC4xx_SYS_INFO board_cfg;
  1676. /*------------------------------------------------------------------
  1677. * Get the board configuration info.
  1678. *-----------------------------------------------------------------*/
  1679. get_sys_info(&board_cfg);
  1680. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1681. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1682. /*------------------------------------------------------------------
  1683. * Handle the timing. We need to find the worst case timing of all
  1684. * the dimm modules installed.
  1685. *-----------------------------------------------------------------*/
  1686. t_rp_ns = 0;
  1687. t_rrd_ns = 0;
  1688. t_rcd_ns = 0;
  1689. t_ras_ns = 0;
  1690. t_rc_ns = 0;
  1691. t_rfc_ns = 0;
  1692. t_wpc_ns = 0;
  1693. t_wtr_ns = 0;
  1694. t_rpc_ns = 0;
  1695. sdram_ddr1 = TRUE;
  1696. /* loop through all the DIMM slots on the board */
  1697. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1698. /* If a dimm is installed in a particular slot ... */
  1699. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1700. if (dimm_populated[dimm_num] == SDRAM_DDR2)
  1701. sdram_ddr1 = TRUE;
  1702. else
  1703. sdram_ddr1 = FALSE;
  1704. t_rcd_ns = max(t_rcd_ns, spd_read(iic0_dimm_addr[dimm_num], 29) >> 2);
  1705. t_rrd_ns = max(t_rrd_ns, spd_read(iic0_dimm_addr[dimm_num], 28) >> 2);
  1706. t_rp_ns = max(t_rp_ns, spd_read(iic0_dimm_addr[dimm_num], 27) >> 2);
  1707. t_ras_ns = max(t_ras_ns, spd_read(iic0_dimm_addr[dimm_num], 30));
  1708. t_rc_ns = max(t_rc_ns, spd_read(iic0_dimm_addr[dimm_num], 41));
  1709. t_rfc_ns = max(t_rfc_ns, spd_read(iic0_dimm_addr[dimm_num], 42));
  1710. }
  1711. }
  1712. /*------------------------------------------------------------------
  1713. * Set the SDRAM Timing Reg 1, SDRAM_TR1
  1714. *-----------------------------------------------------------------*/
  1715. mfsdram(SDRAM_SDTR1, sdtr1);
  1716. sdtr1 &= ~(SDRAM_SDTR1_LDOF_MASK | SDRAM_SDTR1_RTW_MASK |
  1717. SDRAM_SDTR1_WTWO_MASK | SDRAM_SDTR1_RTRO_MASK);
  1718. /* default values */
  1719. sdtr1 |= SDRAM_SDTR1_LDOF_2_CLK;
  1720. sdtr1 |= SDRAM_SDTR1_RTW_2_CLK;
  1721. /* normal operations */
  1722. sdtr1 |= SDRAM_SDTR1_WTWO_0_CLK;
  1723. sdtr1 |= SDRAM_SDTR1_RTRO_1_CLK;
  1724. mtsdram(SDRAM_SDTR1, sdtr1);
  1725. /*------------------------------------------------------------------
  1726. * Set the SDRAM Timing Reg 2, SDRAM_TR2
  1727. *-----------------------------------------------------------------*/
  1728. mfsdram(SDRAM_SDTR2, sdtr2);
  1729. sdtr2 &= ~(SDRAM_SDTR2_RCD_MASK | SDRAM_SDTR2_WTR_MASK |
  1730. SDRAM_SDTR2_XSNR_MASK | SDRAM_SDTR2_WPC_MASK |
  1731. SDRAM_SDTR2_RPC_MASK | SDRAM_SDTR2_RP_MASK |
  1732. SDRAM_SDTR2_RRD_MASK);
  1733. /*
  1734. * convert t_rcd from nanoseconds to ddr clocks
  1735. * round up if necessary
  1736. */
  1737. t_rcd_clk = MULDIV64(sdram_freq, t_rcd_ns, ONE_BILLION);
  1738. ddr_check = MULDIV64(ONE_BILLION, t_rcd_clk, t_rcd_ns);
  1739. if (sdram_freq != ddr_check)
  1740. t_rcd_clk++;
  1741. switch (t_rcd_clk) {
  1742. case 0:
  1743. case 1:
  1744. sdtr2 |= SDRAM_SDTR2_RCD_1_CLK;
  1745. break;
  1746. case 2:
  1747. sdtr2 |= SDRAM_SDTR2_RCD_2_CLK;
  1748. break;
  1749. case 3:
  1750. sdtr2 |= SDRAM_SDTR2_RCD_3_CLK;
  1751. break;
  1752. case 4:
  1753. sdtr2 |= SDRAM_SDTR2_RCD_4_CLK;
  1754. break;
  1755. default:
  1756. sdtr2 |= SDRAM_SDTR2_RCD_5_CLK;
  1757. break;
  1758. }
  1759. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1760. if (sdram_freq < 200000000) {
  1761. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1762. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1763. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1764. } else {
  1765. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1766. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1767. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1768. }
  1769. } else { /* DDR2 */
  1770. /* loop through all the DIMM slots on the board */
  1771. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1772. /* If a dimm is installed in a particular slot ... */
  1773. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1774. t_wpc_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1775. t_wtr_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 37) >> 2);
  1776. t_rpc_ns = max(t_rpc_ns, spd_read(iic0_dimm_addr[dimm_num], 38) >> 2);
  1777. }
  1778. }
  1779. /*
  1780. * convert from nanoseconds to ddr clocks
  1781. * round up if necessary
  1782. */
  1783. t_wpc_clk = MULDIV64(sdram_freq, t_wpc_ns, ONE_BILLION);
  1784. ddr_check = MULDIV64(ONE_BILLION, t_wpc_clk, t_wpc_ns);
  1785. if (sdram_freq != ddr_check)
  1786. t_wpc_clk++;
  1787. switch (t_wpc_clk) {
  1788. case 0:
  1789. case 1:
  1790. case 2:
  1791. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1792. break;
  1793. case 3:
  1794. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1795. break;
  1796. case 4:
  1797. sdtr2 |= SDRAM_SDTR2_WPC_4_CLK;
  1798. break;
  1799. case 5:
  1800. sdtr2 |= SDRAM_SDTR2_WPC_5_CLK;
  1801. break;
  1802. default:
  1803. sdtr2 |= SDRAM_SDTR2_WPC_6_CLK;
  1804. break;
  1805. }
  1806. /*
  1807. * convert from nanoseconds to ddr clocks
  1808. * round up if necessary
  1809. */
  1810. t_wtr_clk = MULDIV64(sdram_freq, t_wtr_ns, ONE_BILLION);
  1811. ddr_check = MULDIV64(ONE_BILLION, t_wtr_clk, t_wtr_ns);
  1812. if (sdram_freq != ddr_check)
  1813. t_wtr_clk++;
  1814. switch (t_wtr_clk) {
  1815. case 0:
  1816. case 1:
  1817. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1818. break;
  1819. case 2:
  1820. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1821. break;
  1822. case 3:
  1823. sdtr2 |= SDRAM_SDTR2_WTR_3_CLK;
  1824. break;
  1825. default:
  1826. sdtr2 |= SDRAM_SDTR2_WTR_4_CLK;
  1827. break;
  1828. }
  1829. /*
  1830. * convert from nanoseconds to ddr clocks
  1831. * round up if necessary
  1832. */
  1833. t_rpc_clk = MULDIV64(sdram_freq, t_rpc_ns, ONE_BILLION);
  1834. ddr_check = MULDIV64(ONE_BILLION, t_rpc_clk, t_rpc_ns);
  1835. if (sdram_freq != ddr_check)
  1836. t_rpc_clk++;
  1837. switch (t_rpc_clk) {
  1838. case 0:
  1839. case 1:
  1840. case 2:
  1841. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1842. break;
  1843. case 3:
  1844. sdtr2 |= SDRAM_SDTR2_RPC_3_CLK;
  1845. break;
  1846. default:
  1847. sdtr2 |= SDRAM_SDTR2_RPC_4_CLK;
  1848. break;
  1849. }
  1850. }
  1851. /* default value */
  1852. sdtr2 |= SDRAM_SDTR2_XSNR_16_CLK;
  1853. /*
  1854. * convert t_rrd from nanoseconds to ddr clocks
  1855. * round up if necessary
  1856. */
  1857. t_rrd_clk = MULDIV64(sdram_freq, t_rrd_ns, ONE_BILLION);
  1858. ddr_check = MULDIV64(ONE_BILLION, t_rrd_clk, t_rrd_ns);
  1859. if (sdram_freq != ddr_check)
  1860. t_rrd_clk++;
  1861. if (t_rrd_clk == 3)
  1862. sdtr2 |= SDRAM_SDTR2_RRD_3_CLK;
  1863. else
  1864. sdtr2 |= SDRAM_SDTR2_RRD_2_CLK;
  1865. /*
  1866. * convert t_rp from nanoseconds to ddr clocks
  1867. * round up if necessary
  1868. */
  1869. t_rp_clk = MULDIV64(sdram_freq, t_rp_ns, ONE_BILLION);
  1870. ddr_check = MULDIV64(ONE_BILLION, t_rp_clk, t_rp_ns);
  1871. if (sdram_freq != ddr_check)
  1872. t_rp_clk++;
  1873. switch (t_rp_clk) {
  1874. case 0:
  1875. case 1:
  1876. case 2:
  1877. case 3:
  1878. sdtr2 |= SDRAM_SDTR2_RP_3_CLK;
  1879. break;
  1880. case 4:
  1881. sdtr2 |= SDRAM_SDTR2_RP_4_CLK;
  1882. break;
  1883. case 5:
  1884. sdtr2 |= SDRAM_SDTR2_RP_5_CLK;
  1885. break;
  1886. case 6:
  1887. sdtr2 |= SDRAM_SDTR2_RP_6_CLK;
  1888. break;
  1889. default:
  1890. sdtr2 |= SDRAM_SDTR2_RP_7_CLK;
  1891. break;
  1892. }
  1893. mtsdram(SDRAM_SDTR2, sdtr2);
  1894. /*------------------------------------------------------------------
  1895. * Set the SDRAM Timing Reg 3, SDRAM_TR3
  1896. *-----------------------------------------------------------------*/
  1897. mfsdram(SDRAM_SDTR3, sdtr3);
  1898. sdtr3 &= ~(SDRAM_SDTR3_RAS_MASK | SDRAM_SDTR3_RC_MASK |
  1899. SDRAM_SDTR3_XCS_MASK | SDRAM_SDTR3_RFC_MASK);
  1900. /*
  1901. * convert t_ras from nanoseconds to ddr clocks
  1902. * round up if necessary
  1903. */
  1904. t_ras_clk = MULDIV64(sdram_freq, t_ras_ns, ONE_BILLION);
  1905. ddr_check = MULDIV64(ONE_BILLION, t_ras_clk, t_ras_ns);
  1906. if (sdram_freq != ddr_check)
  1907. t_ras_clk++;
  1908. sdtr3 |= SDRAM_SDTR3_RAS_ENCODE(t_ras_clk);
  1909. /*
  1910. * convert t_rc from nanoseconds to ddr clocks
  1911. * round up if necessary
  1912. */
  1913. t_rc_clk = MULDIV64(sdram_freq, t_rc_ns, ONE_BILLION);
  1914. ddr_check = MULDIV64(ONE_BILLION, t_rc_clk, t_rc_ns);
  1915. if (sdram_freq != ddr_check)
  1916. t_rc_clk++;
  1917. sdtr3 |= SDRAM_SDTR3_RC_ENCODE(t_rc_clk);
  1918. /* default xcs value */
  1919. sdtr3 |= SDRAM_SDTR3_XCS;
  1920. /*
  1921. * convert t_rfc from nanoseconds to ddr clocks
  1922. * round up if necessary
  1923. */
  1924. t_rfc_clk = MULDIV64(sdram_freq, t_rfc_ns, ONE_BILLION);
  1925. ddr_check = MULDIV64(ONE_BILLION, t_rfc_clk, t_rfc_ns);
  1926. if (sdram_freq != ddr_check)
  1927. t_rfc_clk++;
  1928. sdtr3 |= SDRAM_SDTR3_RFC_ENCODE(t_rfc_clk);
  1929. mtsdram(SDRAM_SDTR3, sdtr3);
  1930. }
  1931. /*-----------------------------------------------------------------------------+
  1932. * program_bxcf.
  1933. *-----------------------------------------------------------------------------*/
  1934. static void program_bxcf(unsigned long *dimm_populated,
  1935. unsigned char *iic0_dimm_addr,
  1936. unsigned long num_dimm_banks)
  1937. {
  1938. unsigned long dimm_num;
  1939. unsigned long num_col_addr;
  1940. unsigned long num_ranks;
  1941. unsigned long num_banks;
  1942. unsigned long mode;
  1943. unsigned long ind_rank;
  1944. unsigned long ind;
  1945. unsigned long ind_bank;
  1946. unsigned long bank_0_populated;
  1947. /*------------------------------------------------------------------
  1948. * Set the BxCF regs. First, wipe out the bank config registers.
  1949. *-----------------------------------------------------------------*/
  1950. mtsdram(SDRAM_MB0CF, 0x00000000);
  1951. mtsdram(SDRAM_MB1CF, 0x00000000);
  1952. mtsdram(SDRAM_MB2CF, 0x00000000);
  1953. mtsdram(SDRAM_MB3CF, 0x00000000);
  1954. mode = SDRAM_BXCF_M_BE_ENABLE;
  1955. bank_0_populated = 0;
  1956. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1957. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1958. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1959. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1960. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  1961. num_ranks = (num_ranks & 0x0F) +1;
  1962. else
  1963. num_ranks = num_ranks & 0x0F;
  1964. num_banks = spd_read(iic0_dimm_addr[dimm_num], 17);
  1965. for (ind_bank = 0; ind_bank < 2; ind_bank++) {
  1966. if (num_banks == 4)
  1967. ind = 0;
  1968. else
  1969. ind = 5 << 8;
  1970. switch (num_col_addr) {
  1971. case 0x08:
  1972. mode |= (SDRAM_BXCF_M_AM_0 + ind);
  1973. break;
  1974. case 0x09:
  1975. mode |= (SDRAM_BXCF_M_AM_1 + ind);
  1976. break;
  1977. case 0x0A:
  1978. mode |= (SDRAM_BXCF_M_AM_2 + ind);
  1979. break;
  1980. case 0x0B:
  1981. mode |= (SDRAM_BXCF_M_AM_3 + ind);
  1982. break;
  1983. case 0x0C:
  1984. mode |= (SDRAM_BXCF_M_AM_4 + ind);
  1985. break;
  1986. default:
  1987. printf("DDR-SDRAM: DIMM %d BxCF configuration.\n",
  1988. (unsigned int)dimm_num);
  1989. printf("ERROR: Unsupported value for number of "
  1990. "column addresses: %d.\n", (unsigned int)num_col_addr);
  1991. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1992. spd_ddr_init_hang ();
  1993. }
  1994. }
  1995. if ((dimm_populated[dimm_num] != SDRAM_NONE)&& (dimm_num ==1))
  1996. bank_0_populated = 1;
  1997. for (ind_rank = 0; ind_rank < num_ranks; ind_rank++) {
  1998. mtsdram(SDRAM_MB0CF +
  1999. ((dimm_num + bank_0_populated + ind_rank) << 2),
  2000. mode);
  2001. }
  2002. }
  2003. }
  2004. }
  2005. /*------------------------------------------------------------------
  2006. * program memory queue.
  2007. *-----------------------------------------------------------------*/
  2008. static void program_memory_queue(unsigned long *dimm_populated,
  2009. unsigned char *iic0_dimm_addr,
  2010. unsigned long num_dimm_banks)
  2011. {
  2012. unsigned long dimm_num;
  2013. phys_size_t rank_base_addr;
  2014. unsigned long rank_reg;
  2015. phys_size_t rank_size_bytes;
  2016. unsigned long rank_size_id;
  2017. unsigned long num_ranks;
  2018. unsigned long baseadd_size;
  2019. unsigned long i;
  2020. unsigned long bank_0_populated = 0;
  2021. phys_size_t total_size = 0;
  2022. /*------------------------------------------------------------------
  2023. * Reset the rank_base_address.
  2024. *-----------------------------------------------------------------*/
  2025. rank_reg = SDRAM_R0BAS;
  2026. rank_base_addr = 0x00000000;
  2027. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  2028. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  2029. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  2030. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  2031. num_ranks = (num_ranks & 0x0F) + 1;
  2032. else
  2033. num_ranks = num_ranks & 0x0F;
  2034. rank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  2035. /*------------------------------------------------------------------
  2036. * Set the sizes
  2037. *-----------------------------------------------------------------*/
  2038. baseadd_size = 0;
  2039. switch (rank_size_id) {
  2040. case 0x01:
  2041. baseadd_size |= SDRAM_RXBAS_SDSZ_1024;
  2042. total_size = 1024;
  2043. break;
  2044. case 0x02:
  2045. baseadd_size |= SDRAM_RXBAS_SDSZ_2048;
  2046. total_size = 2048;
  2047. break;
  2048. case 0x04:
  2049. baseadd_size |= SDRAM_RXBAS_SDSZ_4096;
  2050. total_size = 4096;
  2051. break;
  2052. case 0x08:
  2053. baseadd_size |= SDRAM_RXBAS_SDSZ_32;
  2054. total_size = 32;
  2055. break;
  2056. case 0x10:
  2057. baseadd_size |= SDRAM_RXBAS_SDSZ_64;
  2058. total_size = 64;
  2059. break;
  2060. case 0x20:
  2061. baseadd_size |= SDRAM_RXBAS_SDSZ_128;
  2062. total_size = 128;
  2063. break;
  2064. case 0x40:
  2065. baseadd_size |= SDRAM_RXBAS_SDSZ_256;
  2066. total_size = 256;
  2067. break;
  2068. case 0x80:
  2069. baseadd_size |= SDRAM_RXBAS_SDSZ_512;
  2070. total_size = 512;
  2071. break;
  2072. default:
  2073. printf("DDR-SDRAM: DIMM %d memory queue configuration.\n",
  2074. (unsigned int)dimm_num);
  2075. printf("ERROR: Unsupported value for the banksize: %d.\n",
  2076. (unsigned int)rank_size_id);
  2077. printf("Replace the DIMM module with a supported DIMM.\n\n");
  2078. spd_ddr_init_hang ();
  2079. }
  2080. rank_size_bytes = total_size << 20;
  2081. if ((dimm_populated[dimm_num] != SDRAM_NONE) && (dimm_num == 1))
  2082. bank_0_populated = 1;
  2083. for (i = 0; i < num_ranks; i++) {
  2084. mtdcr_any(rank_reg+i+dimm_num+bank_0_populated,
  2085. (SDRAM_RXBAS_SDBA_ENCODE(rank_base_addr) |
  2086. baseadd_size));
  2087. rank_base_addr += rank_size_bytes;
  2088. }
  2089. }
  2090. }
  2091. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2092. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  2093. defined(CONFIG_460SX)
  2094. /*
  2095. * Enable high bandwidth access
  2096. * This is currently not used, but with this setup
  2097. * it is possible to use it later on in e.g. the Linux
  2098. * EMAC driver for performance gain.
  2099. */
  2100. mtdcr(SDRAM_PLBADDULL, 0x00000000); /* MQ0_BAUL */
  2101. mtdcr(SDRAM_PLBADDUHB, 0x00000008); /* MQ0_BAUH */
  2102. /*
  2103. * Set optimal value for Memory Queue HB/LL Configuration registers
  2104. */
  2105. mtdcr(SDRAM_CONF1HB, (mfdcr(SDRAM_CONF1HB) & ~SDRAM_CONF1HB_MASK) |
  2106. SDRAM_CONF1HB_AAFR | SDRAM_CONF1HB_RPEN | SDRAM_CONF1HB_RFTE |
  2107. SDRAM_CONF1HB_RPLM | SDRAM_CONF1HB_WRCL);
  2108. mtdcr(SDRAM_CONF1LL, (mfdcr(SDRAM_CONF1LL) & ~SDRAM_CONF1LL_MASK) |
  2109. SDRAM_CONF1LL_AAFR | SDRAM_CONF1LL_RPEN | SDRAM_CONF1LL_RFTE |
  2110. SDRAM_CONF1LL_RPLM);
  2111. mtdcr(SDRAM_CONFPATHB, mfdcr(SDRAM_CONFPATHB) | SDRAM_CONFPATHB_TPEN);
  2112. #endif
  2113. }
  2114. #ifdef CONFIG_DDR_ECC
  2115. /*-----------------------------------------------------------------------------+
  2116. * program_ecc.
  2117. *-----------------------------------------------------------------------------*/
  2118. static void program_ecc(unsigned long *dimm_populated,
  2119. unsigned char *iic0_dimm_addr,
  2120. unsigned long num_dimm_banks,
  2121. unsigned long tlb_word2_i_value)
  2122. {
  2123. unsigned long dimm_num;
  2124. unsigned long ecc;
  2125. ecc = 0;
  2126. /* loop through all the DIMM slots on the board */
  2127. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2128. /* If a dimm is installed in a particular slot ... */
  2129. if (dimm_populated[dimm_num] != SDRAM_NONE)
  2130. ecc = max(ecc, spd_read(iic0_dimm_addr[dimm_num], 11));
  2131. }
  2132. if (ecc == 0)
  2133. return;
  2134. do_program_ecc(tlb_word2_i_value);
  2135. }
  2136. #endif
  2137. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2138. /*-----------------------------------------------------------------------------+
  2139. * program_DQS_calibration.
  2140. *-----------------------------------------------------------------------------*/
  2141. static void program_DQS_calibration(unsigned long *dimm_populated,
  2142. unsigned char *iic0_dimm_addr,
  2143. unsigned long num_dimm_banks)
  2144. {
  2145. unsigned long val;
  2146. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  2147. mtsdram(SDRAM_RQDC, 0x80000037);
  2148. mtsdram(SDRAM_RDCC, 0x40000000);
  2149. mtsdram(SDRAM_RFDC, 0x000001DF);
  2150. test();
  2151. #else
  2152. /*------------------------------------------------------------------
  2153. * Program RDCC register
  2154. * Read sample cycle auto-update enable
  2155. *-----------------------------------------------------------------*/
  2156. mfsdram(SDRAM_RDCC, val);
  2157. mtsdram(SDRAM_RDCC,
  2158. (val & ~(SDRAM_RDCC_RDSS_MASK | SDRAM_RDCC_RSAE_MASK))
  2159. | SDRAM_RDCC_RSAE_ENABLE);
  2160. /*------------------------------------------------------------------
  2161. * Program RQDC register
  2162. * Internal DQS delay mechanism enable
  2163. *-----------------------------------------------------------------*/
  2164. mtsdram(SDRAM_RQDC, (SDRAM_RQDC_RQDE_ENABLE|SDRAM_RQDC_RQFD_ENCODE(0x38)));
  2165. /*------------------------------------------------------------------
  2166. * Program RFDC register
  2167. * Set Feedback Fractional Oversample
  2168. * Auto-detect read sample cycle enable
  2169. * Set RFOS to 1/4 of memclk cycle (0x3f)
  2170. *-----------------------------------------------------------------*/
  2171. mfsdram(SDRAM_RFDC, val);
  2172. mtsdram(SDRAM_RFDC,
  2173. (val & ~(SDRAM_RFDC_ARSE_MASK | SDRAM_RFDC_RFOS_MASK |
  2174. SDRAM_RFDC_RFFD_MASK))
  2175. | (SDRAM_RFDC_ARSE_ENABLE | SDRAM_RFDC_RFOS_ENCODE(0x3f) |
  2176. SDRAM_RFDC_RFFD_ENCODE(0)));
  2177. DQS_calibration_process();
  2178. #endif
  2179. }
  2180. static int short_mem_test(void)
  2181. {
  2182. u32 *membase;
  2183. u32 bxcr_num;
  2184. u32 bxcf;
  2185. int i;
  2186. int j;
  2187. phys_size_t base_addr;
  2188. u32 test[NUMMEMTESTS][NUMMEMWORDS] = {
  2189. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2190. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2191. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2192. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2193. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2194. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2195. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2196. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2197. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2198. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2199. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2200. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2201. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2202. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2203. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2204. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2205. int l;
  2206. for (bxcr_num = 0; bxcr_num < MAXBXCF; bxcr_num++) {
  2207. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf);
  2208. /* Banks enabled */
  2209. if ((bxcf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2210. /* Bank is enabled */
  2211. /*
  2212. * Only run test on accessable memory (below 2GB)
  2213. */
  2214. base_addr = SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+bxcr_num));
  2215. if (base_addr >= CONFIG_MAX_MEM_MAPPED)
  2216. continue;
  2217. /*------------------------------------------------------------------
  2218. * Run the short memory test.
  2219. *-----------------------------------------------------------------*/
  2220. membase = (u32 *)(u32)base_addr;
  2221. for (i = 0; i < NUMMEMTESTS; i++) {
  2222. for (j = 0; j < NUMMEMWORDS; j++) {
  2223. membase[j] = test[i][j];
  2224. ppcDcbf((u32)&(membase[j]));
  2225. }
  2226. sync();
  2227. for (l=0; l<NUMLOOPS; l++) {
  2228. for (j = 0; j < NUMMEMWORDS; j++) {
  2229. if (membase[j] != test[i][j]) {
  2230. ppcDcbf((u32)&(membase[j]));
  2231. return 0;
  2232. }
  2233. ppcDcbf((u32)&(membase[j]));
  2234. }
  2235. sync();
  2236. }
  2237. }
  2238. } /* if bank enabled */
  2239. } /* for bxcf_num */
  2240. return 1;
  2241. }
  2242. #ifndef HARD_CODED_DQS
  2243. /*-----------------------------------------------------------------------------+
  2244. * DQS_calibration_process.
  2245. *-----------------------------------------------------------------------------*/
  2246. static void DQS_calibration_process(void)
  2247. {
  2248. unsigned long rfdc_reg;
  2249. unsigned long rffd;
  2250. unsigned long val;
  2251. long rffd_average;
  2252. long max_start;
  2253. long min_end;
  2254. unsigned long begin_rqfd[MAXRANKS];
  2255. unsigned long begin_rffd[MAXRANKS];
  2256. unsigned long end_rqfd[MAXRANKS];
  2257. unsigned long end_rffd[MAXRANKS];
  2258. char window_found;
  2259. unsigned long dlycal;
  2260. unsigned long dly_val;
  2261. unsigned long max_pass_length;
  2262. unsigned long current_pass_length;
  2263. unsigned long current_fail_length;
  2264. unsigned long current_start;
  2265. long max_end;
  2266. unsigned char fail_found;
  2267. unsigned char pass_found;
  2268. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2269. u32 rqdc_reg;
  2270. u32 rqfd;
  2271. u32 rqfd_start;
  2272. u32 rqfd_average;
  2273. int loopi = 0;
  2274. char str[] = "Auto calibration -";
  2275. char slash[] = "\\|/-\\|/-";
  2276. /*------------------------------------------------------------------
  2277. * Test to determine the best read clock delay tuning bits.
  2278. *
  2279. * Before the DDR controller can be used, the read clock delay needs to be
  2280. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2281. * This value cannot be hardcoded into the program because it changes
  2282. * depending on the board's setup and environment.
  2283. * To do this, all delay values are tested to see if they
  2284. * work or not. By doing this, you get groups of fails with groups of
  2285. * passing values. The idea is to find the start and end of a passing
  2286. * window and take the center of it to use as the read clock delay.
  2287. *
  2288. * A failure has to be seen first so that when we hit a pass, we know
  2289. * that it is truely the start of the window. If we get passing values
  2290. * to start off with, we don't know if we are at the start of the window.
  2291. *
  2292. * The code assumes that a failure will always be found.
  2293. * If a failure is not found, there is no easy way to get the middle
  2294. * of the passing window. I guess we can pretty much pick any value
  2295. * but some values will be better than others. Since the lowest speed
  2296. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2297. * from experimentation it is safe to say you will always have a failure.
  2298. *-----------------------------------------------------------------*/
  2299. /* first fix RQDC[RQFD] to an average of 80 degre phase shift to find RFDC[RFFD] */
  2300. rqfd_start = 64; /* test-only: don't know if this is the _best_ start value */
  2301. puts(str);
  2302. calibration_loop:
  2303. mfsdram(SDRAM_RQDC, rqdc_reg);
  2304. mtsdram(SDRAM_RQDC, (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2305. SDRAM_RQDC_RQFD_ENCODE(rqfd_start));
  2306. #else /* CONFIG_DDR_RQDC_FIXED */
  2307. /*
  2308. * On Katmai the complete auto-calibration somehow doesn't seem to
  2309. * produce the best results, meaning optimal values for RQFD/RFFD.
  2310. * This was discovered by GDA using a high bandwidth scope,
  2311. * analyzing the DDR2 signals. GDA provided a fixed value for RQFD,
  2312. * so now on Katmai "only" RFFD is auto-calibrated.
  2313. */
  2314. mtsdram(SDRAM_RQDC, CONFIG_DDR_RQDC_FIXED);
  2315. #endif /* CONFIG_DDR_RQDC_FIXED */
  2316. max_start = 0;
  2317. min_end = 0;
  2318. begin_rqfd[0] = 0;
  2319. begin_rffd[0] = 0;
  2320. begin_rqfd[1] = 0;
  2321. begin_rffd[1] = 0;
  2322. end_rqfd[0] = 0;
  2323. end_rffd[0] = 0;
  2324. end_rqfd[1] = 0;
  2325. end_rffd[1] = 0;
  2326. window_found = FALSE;
  2327. max_pass_length = 0;
  2328. max_start = 0;
  2329. max_end = 0;
  2330. current_pass_length = 0;
  2331. current_fail_length = 0;
  2332. current_start = 0;
  2333. window_found = FALSE;
  2334. fail_found = FALSE;
  2335. pass_found = FALSE;
  2336. /*
  2337. * get the delay line calibration register value
  2338. */
  2339. mfsdram(SDRAM_DLCR, dlycal);
  2340. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  2341. for (rffd = 0; rffd <= SDRAM_RFDC_RFFD_MAX; rffd++) {
  2342. mfsdram(SDRAM_RFDC, rfdc_reg);
  2343. rfdc_reg &= ~(SDRAM_RFDC_RFFD_MASK);
  2344. /*------------------------------------------------------------------
  2345. * Set the timing reg for the test.
  2346. *-----------------------------------------------------------------*/
  2347. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd));
  2348. /*------------------------------------------------------------------
  2349. * See if the rffd value passed.
  2350. *-----------------------------------------------------------------*/
  2351. if (short_mem_test()) {
  2352. if (fail_found == TRUE) {
  2353. pass_found = TRUE;
  2354. if (current_pass_length == 0)
  2355. current_start = rffd;
  2356. current_fail_length = 0;
  2357. current_pass_length++;
  2358. if (current_pass_length > max_pass_length) {
  2359. max_pass_length = current_pass_length;
  2360. max_start = current_start;
  2361. max_end = rffd;
  2362. }
  2363. }
  2364. } else {
  2365. current_pass_length = 0;
  2366. current_fail_length++;
  2367. if (current_fail_length >= (dly_val >> 2)) {
  2368. if (fail_found == FALSE) {
  2369. fail_found = TRUE;
  2370. } else if (pass_found == TRUE) {
  2371. window_found = TRUE;
  2372. break;
  2373. }
  2374. }
  2375. }
  2376. } /* for rffd */
  2377. /*------------------------------------------------------------------
  2378. * Set the average RFFD value
  2379. *-----------------------------------------------------------------*/
  2380. rffd_average = ((max_start + max_end) >> 1);
  2381. if (rffd_average < 0)
  2382. rffd_average = 0;
  2383. if (rffd_average > SDRAM_RFDC_RFFD_MAX)
  2384. rffd_average = SDRAM_RFDC_RFFD_MAX;
  2385. /* now fix RFDC[RFFD] found and find RQDC[RQFD] */
  2386. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd_average));
  2387. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2388. max_pass_length = 0;
  2389. max_start = 0;
  2390. max_end = 0;
  2391. current_pass_length = 0;
  2392. current_fail_length = 0;
  2393. current_start = 0;
  2394. window_found = FALSE;
  2395. fail_found = FALSE;
  2396. pass_found = FALSE;
  2397. for (rqfd = 0; rqfd <= SDRAM_RQDC_RQFD_MAX; rqfd++) {
  2398. mfsdram(SDRAM_RQDC, rqdc_reg);
  2399. rqdc_reg &= ~(SDRAM_RQDC_RQFD_MASK);
  2400. /*------------------------------------------------------------------
  2401. * Set the timing reg for the test.
  2402. *-----------------------------------------------------------------*/
  2403. mtsdram(SDRAM_RQDC, rqdc_reg | SDRAM_RQDC_RQFD_ENCODE(rqfd));
  2404. /*------------------------------------------------------------------
  2405. * See if the rffd value passed.
  2406. *-----------------------------------------------------------------*/
  2407. if (short_mem_test()) {
  2408. if (fail_found == TRUE) {
  2409. pass_found = TRUE;
  2410. if (current_pass_length == 0)
  2411. current_start = rqfd;
  2412. current_fail_length = 0;
  2413. current_pass_length++;
  2414. if (current_pass_length > max_pass_length) {
  2415. max_pass_length = current_pass_length;
  2416. max_start = current_start;
  2417. max_end = rqfd;
  2418. }
  2419. }
  2420. } else {
  2421. current_pass_length = 0;
  2422. current_fail_length++;
  2423. if (fail_found == FALSE) {
  2424. fail_found = TRUE;
  2425. } else if (pass_found == TRUE) {
  2426. window_found = TRUE;
  2427. break;
  2428. }
  2429. }
  2430. }
  2431. rqfd_average = ((max_start + max_end) >> 1);
  2432. /*------------------------------------------------------------------
  2433. * Make sure we found the valid read passing window. Halt if not
  2434. *-----------------------------------------------------------------*/
  2435. if (window_found == FALSE) {
  2436. if (rqfd_start < SDRAM_RQDC_RQFD_MAX) {
  2437. putc('\b');
  2438. putc(slash[loopi++ % 8]);
  2439. /* try again from with a different RQFD start value */
  2440. rqfd_start++;
  2441. goto calibration_loop;
  2442. }
  2443. printf("\nERROR: Cannot determine a common read delay for the "
  2444. "DIMM(s) installed.\n");
  2445. debug("%s[%d] ERROR : \n", __FUNCTION__,__LINE__);
  2446. ppc4xx_ibm_ddr2_register_dump();
  2447. spd_ddr_init_hang ();
  2448. }
  2449. if (rqfd_average < 0)
  2450. rqfd_average = 0;
  2451. if (rqfd_average > SDRAM_RQDC_RQFD_MAX)
  2452. rqfd_average = SDRAM_RQDC_RQFD_MAX;
  2453. mtsdram(SDRAM_RQDC,
  2454. (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2455. SDRAM_RQDC_RQFD_ENCODE(rqfd_average));
  2456. blank_string(strlen(str));
  2457. #endif /* CONFIG_DDR_RQDC_FIXED */
  2458. mfsdram(SDRAM_DLCR, val);
  2459. debug("%s[%d] DLCR: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2460. mfsdram(SDRAM_RQDC, val);
  2461. debug("%s[%d] RQDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2462. mfsdram(SDRAM_RFDC, val);
  2463. debug("%s[%d] RFDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2464. mfsdram(SDRAM_RDCC, val);
  2465. debug("%s[%d] RDCC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2466. }
  2467. #else /* calibration test with hardvalues */
  2468. /*-----------------------------------------------------------------------------+
  2469. * DQS_calibration_process.
  2470. *-----------------------------------------------------------------------------*/
  2471. static void test(void)
  2472. {
  2473. unsigned long dimm_num;
  2474. unsigned long ecc_temp;
  2475. unsigned long i, j;
  2476. unsigned long *membase;
  2477. unsigned long bxcf[MAXRANKS];
  2478. unsigned long val;
  2479. char window_found;
  2480. char begin_found[MAXDIMMS];
  2481. char end_found[MAXDIMMS];
  2482. char search_end[MAXDIMMS];
  2483. unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  2484. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2485. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2486. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2487. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2488. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2489. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2490. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2491. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2492. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2493. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2494. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2495. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2496. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2497. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2498. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2499. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2500. /*------------------------------------------------------------------
  2501. * Test to determine the best read clock delay tuning bits.
  2502. *
  2503. * Before the DDR controller can be used, the read clock delay needs to be
  2504. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2505. * This value cannot be hardcoded into the program because it changes
  2506. * depending on the board's setup and environment.
  2507. * To do this, all delay values are tested to see if they
  2508. * work or not. By doing this, you get groups of fails with groups of
  2509. * passing values. The idea is to find the start and end of a passing
  2510. * window and take the center of it to use as the read clock delay.
  2511. *
  2512. * A failure has to be seen first so that when we hit a pass, we know
  2513. * that it is truely the start of the window. If we get passing values
  2514. * to start off with, we don't know if we are at the start of the window.
  2515. *
  2516. * The code assumes that a failure will always be found.
  2517. * If a failure is not found, there is no easy way to get the middle
  2518. * of the passing window. I guess we can pretty much pick any value
  2519. * but some values will be better than others. Since the lowest speed
  2520. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2521. * from experimentation it is safe to say you will always have a failure.
  2522. *-----------------------------------------------------------------*/
  2523. mfsdram(SDRAM_MCOPT1, ecc_temp);
  2524. ecc_temp &= SDRAM_MCOPT1_MCHK_MASK;
  2525. mfsdram(SDRAM_MCOPT1, val);
  2526. mtsdram(SDRAM_MCOPT1, (val & ~SDRAM_MCOPT1_MCHK_MASK) |
  2527. SDRAM_MCOPT1_MCHK_NON);
  2528. window_found = FALSE;
  2529. begin_found[0] = FALSE;
  2530. end_found[0] = FALSE;
  2531. search_end[0] = FALSE;
  2532. begin_found[1] = FALSE;
  2533. end_found[1] = FALSE;
  2534. search_end[1] = FALSE;
  2535. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2536. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf[bxcr_num]);
  2537. /* Banks enabled */
  2538. if ((bxcf[dimm_num] & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2539. /* Bank is enabled */
  2540. membase =
  2541. (unsigned long*)(SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+dimm_num)));
  2542. /*------------------------------------------------------------------
  2543. * Run the short memory test.
  2544. *-----------------------------------------------------------------*/
  2545. for (i = 0; i < NUMMEMTESTS; i++) {
  2546. for (j = 0; j < NUMMEMWORDS; j++) {
  2547. membase[j] = test[i][j];
  2548. ppcDcbf((u32)&(membase[j]));
  2549. }
  2550. sync();
  2551. for (j = 0; j < NUMMEMWORDS; j++) {
  2552. if (membase[j] != test[i][j]) {
  2553. ppcDcbf((u32)&(membase[j]));
  2554. break;
  2555. }
  2556. ppcDcbf((u32)&(membase[j]));
  2557. }
  2558. sync();
  2559. if (j < NUMMEMWORDS)
  2560. break;
  2561. }
  2562. /*------------------------------------------------------------------
  2563. * See if the rffd value passed.
  2564. *-----------------------------------------------------------------*/
  2565. if (i < NUMMEMTESTS) {
  2566. if ((end_found[dimm_num] == FALSE) &&
  2567. (search_end[dimm_num] == TRUE)) {
  2568. end_found[dimm_num] = TRUE;
  2569. }
  2570. if ((end_found[0] == TRUE) &&
  2571. (end_found[1] == TRUE))
  2572. break;
  2573. } else {
  2574. if (begin_found[dimm_num] == FALSE) {
  2575. begin_found[dimm_num] = TRUE;
  2576. search_end[dimm_num] = TRUE;
  2577. }
  2578. }
  2579. } else {
  2580. begin_found[dimm_num] = TRUE;
  2581. end_found[dimm_num] = TRUE;
  2582. }
  2583. }
  2584. if ((begin_found[0] == TRUE) && (begin_found[1] == TRUE))
  2585. window_found = TRUE;
  2586. /*------------------------------------------------------------------
  2587. * Make sure we found the valid read passing window. Halt if not
  2588. *-----------------------------------------------------------------*/
  2589. if (window_found == FALSE) {
  2590. printf("ERROR: Cannot determine a common read delay for the "
  2591. "DIMM(s) installed.\n");
  2592. spd_ddr_init_hang ();
  2593. }
  2594. /*------------------------------------------------------------------
  2595. * Restore the ECC variable to what it originally was
  2596. *-----------------------------------------------------------------*/
  2597. mtsdram(SDRAM_MCOPT1,
  2598. (ppcMfdcr_sdram(SDRAM_MCOPT1) & ~SDRAM_MCOPT1_MCHK_MASK)
  2599. | ecc_temp);
  2600. }
  2601. #endif /* !HARD_CODED_DQS */
  2602. #endif /* !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION) */
  2603. #else /* CONFIG_SPD_EEPROM */
  2604. /*-----------------------------------------------------------------------------
  2605. * Function: initdram
  2606. * Description: Configures the PPC4xx IBM DDR1/DDR2 SDRAM memory controller.
  2607. * The configuration is performed using static, compile-
  2608. * time parameters.
  2609. * Configures the PPC405EX(r) and PPC460EX/GT
  2610. *---------------------------------------------------------------------------*/
  2611. phys_size_t initdram(int board_type)
  2612. {
  2613. /*
  2614. * Only run this SDRAM init code once. For NAND booting
  2615. * targets like Kilauea, we call initdram() early from the
  2616. * 4k NAND booting image (CONFIG_NAND_SPL) from nand_boot().
  2617. * Later on the NAND U-Boot image runs (CONFIG_NAND_U_BOOT)
  2618. * which calls initdram() again. This time the controller
  2619. * mustn't be reconfigured again since we're already running
  2620. * from SDRAM.
  2621. */
  2622. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  2623. unsigned long val;
  2624. #if defined(CONFIG_440)
  2625. mtdcr(SDRAM_R0BAS, CONFIG_SYS_SDRAM_R0BAS);
  2626. mtdcr(SDRAM_R1BAS, CONFIG_SYS_SDRAM_R1BAS);
  2627. mtdcr(SDRAM_R2BAS, CONFIG_SYS_SDRAM_R2BAS);
  2628. mtdcr(SDRAM_R3BAS, CONFIG_SYS_SDRAM_R3BAS);
  2629. mtdcr(SDRAM_PLBADDULL, CONFIG_SYS_SDRAM_PLBADDULL); /* MQ0_BAUL */
  2630. mtdcr(SDRAM_PLBADDUHB, CONFIG_SYS_SDRAM_PLBADDUHB); /* MQ0_BAUH */
  2631. mtdcr(SDRAM_CONF1LL, CONFIG_SYS_SDRAM_CONF1LL);
  2632. mtdcr(SDRAM_CONF1HB, CONFIG_SYS_SDRAM_CONF1HB);
  2633. mtdcr(SDRAM_CONFPATHB, CONFIG_SYS_SDRAM_CONFPATHB);
  2634. #endif
  2635. /* Set Memory Bank Configuration Registers */
  2636. mtsdram(SDRAM_MB0CF, CONFIG_SYS_SDRAM0_MB0CF);
  2637. mtsdram(SDRAM_MB1CF, CONFIG_SYS_SDRAM0_MB1CF);
  2638. mtsdram(SDRAM_MB2CF, CONFIG_SYS_SDRAM0_MB2CF);
  2639. mtsdram(SDRAM_MB3CF, CONFIG_SYS_SDRAM0_MB3CF);
  2640. /* Set Memory Clock Timing Register */
  2641. mtsdram(SDRAM_CLKTR, CONFIG_SYS_SDRAM0_CLKTR);
  2642. /* Set Refresh Time Register */
  2643. mtsdram(SDRAM_RTR, CONFIG_SYS_SDRAM0_RTR);
  2644. /* Set SDRAM Timing Registers */
  2645. mtsdram(SDRAM_SDTR1, CONFIG_SYS_SDRAM0_SDTR1);
  2646. mtsdram(SDRAM_SDTR2, CONFIG_SYS_SDRAM0_SDTR2);
  2647. mtsdram(SDRAM_SDTR3, CONFIG_SYS_SDRAM0_SDTR3);
  2648. /* Set Mode and Extended Mode Registers */
  2649. mtsdram(SDRAM_MMODE, CONFIG_SYS_SDRAM0_MMODE);
  2650. mtsdram(SDRAM_MEMODE, CONFIG_SYS_SDRAM0_MEMODE);
  2651. /* Set Memory Controller Options 1 Register */
  2652. mtsdram(SDRAM_MCOPT1, CONFIG_SYS_SDRAM0_MCOPT1);
  2653. /* Set Manual Initialization Control Registers */
  2654. mtsdram(SDRAM_INITPLR0, CONFIG_SYS_SDRAM0_INITPLR0);
  2655. mtsdram(SDRAM_INITPLR1, CONFIG_SYS_SDRAM0_INITPLR1);
  2656. mtsdram(SDRAM_INITPLR2, CONFIG_SYS_SDRAM0_INITPLR2);
  2657. mtsdram(SDRAM_INITPLR3, CONFIG_SYS_SDRAM0_INITPLR3);
  2658. mtsdram(SDRAM_INITPLR4, CONFIG_SYS_SDRAM0_INITPLR4);
  2659. mtsdram(SDRAM_INITPLR5, CONFIG_SYS_SDRAM0_INITPLR5);
  2660. mtsdram(SDRAM_INITPLR6, CONFIG_SYS_SDRAM0_INITPLR6);
  2661. mtsdram(SDRAM_INITPLR7, CONFIG_SYS_SDRAM0_INITPLR7);
  2662. mtsdram(SDRAM_INITPLR8, CONFIG_SYS_SDRAM0_INITPLR8);
  2663. mtsdram(SDRAM_INITPLR9, CONFIG_SYS_SDRAM0_INITPLR9);
  2664. mtsdram(SDRAM_INITPLR10, CONFIG_SYS_SDRAM0_INITPLR10);
  2665. mtsdram(SDRAM_INITPLR11, CONFIG_SYS_SDRAM0_INITPLR11);
  2666. mtsdram(SDRAM_INITPLR12, CONFIG_SYS_SDRAM0_INITPLR12);
  2667. mtsdram(SDRAM_INITPLR13, CONFIG_SYS_SDRAM0_INITPLR13);
  2668. mtsdram(SDRAM_INITPLR14, CONFIG_SYS_SDRAM0_INITPLR14);
  2669. mtsdram(SDRAM_INITPLR15, CONFIG_SYS_SDRAM0_INITPLR15);
  2670. /* Set On-Die Termination Registers */
  2671. mtsdram(SDRAM_CODT, CONFIG_SYS_SDRAM0_CODT);
  2672. mtsdram(SDRAM_MODT0, CONFIG_SYS_SDRAM0_MODT0);
  2673. mtsdram(SDRAM_MODT1, CONFIG_SYS_SDRAM0_MODT1);
  2674. /* Set Write Timing Register */
  2675. mtsdram(SDRAM_WRDTR, CONFIG_SYS_SDRAM0_WRDTR);
  2676. /*
  2677. * Start Initialization by SDRAM0_MCOPT2[SREN] = 0 and
  2678. * SDRAM0_MCOPT2[IPTR] = 1
  2679. */
  2680. mtsdram(SDRAM_MCOPT2, (SDRAM_MCOPT2_SREN_EXIT |
  2681. SDRAM_MCOPT2_IPTR_EXECUTE));
  2682. /*
  2683. * Poll SDRAM0_MCSTAT[MIC] for assertion to indicate the
  2684. * completion of initialization.
  2685. */
  2686. do {
  2687. mfsdram(SDRAM_MCSTAT, val);
  2688. } while ((val & SDRAM_MCSTAT_MIC_MASK) != SDRAM_MCSTAT_MIC_COMP);
  2689. /* Set Delay Control Registers */
  2690. mtsdram(SDRAM_DLCR, CONFIG_SYS_SDRAM0_DLCR);
  2691. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2692. mtsdram(SDRAM_RDCC, CONFIG_SYS_SDRAM0_RDCC);
  2693. mtsdram(SDRAM_RQDC, CONFIG_SYS_SDRAM0_RQDC);
  2694. mtsdram(SDRAM_RFDC, CONFIG_SYS_SDRAM0_RFDC);
  2695. #endif /* !CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2696. /*
  2697. * Enable Controller by SDRAM0_MCOPT2[DCEN] = 1:
  2698. */
  2699. mfsdram(SDRAM_MCOPT2, val);
  2700. mtsdram(SDRAM_MCOPT2, val | SDRAM_MCOPT2_DCEN_ENABLE);
  2701. #if defined(CONFIG_440)
  2702. /*
  2703. * Program TLB entries with caches enabled, for best performace
  2704. * while auto-calibrating and ECC generation
  2705. */
  2706. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), 0);
  2707. #endif
  2708. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2709. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2710. /*------------------------------------------------------------------
  2711. | DQS calibration.
  2712. +-----------------------------------------------------------------*/
  2713. DQS_autocalibration();
  2714. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2715. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2716. /*
  2717. * Now complete RDSS configuration as mentioned on page 7 of the AMCC
  2718. * PowerPC440SP/SPe DDR2 application note:
  2719. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  2720. */
  2721. update_rdcc();
  2722. #if defined(CONFIG_DDR_ECC)
  2723. do_program_ecc(0);
  2724. #endif /* defined(CONFIG_DDR_ECC) */
  2725. #if defined(CONFIG_440)
  2726. /*
  2727. * Now after initialization (auto-calibration and ECC generation)
  2728. * remove the TLB entries with caches enabled and program again with
  2729. * desired cache functionality
  2730. */
  2731. remove_tlb(0, (CONFIG_SYS_MBYTES_SDRAM << 20));
  2732. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), MY_TLB_WORD2_I_ENABLE);
  2733. #endif
  2734. ppc4xx_ibm_ddr2_register_dump();
  2735. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2736. /*
  2737. * Clear potential errors resulting from auto-calibration.
  2738. * If not done, then we could get an interrupt later on when
  2739. * exceptions are enabled.
  2740. */
  2741. set_mcsr(get_mcsr());
  2742. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2743. #endif /* !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
  2744. return (CONFIG_SYS_MBYTES_SDRAM << 20);
  2745. }
  2746. #endif /* CONFIG_SPD_EEPROM */
  2747. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2748. #if defined(CONFIG_440)
  2749. u32 mfdcr_any(u32 dcr)
  2750. {
  2751. u32 val;
  2752. switch (dcr) {
  2753. case SDRAM_R0BAS + 0:
  2754. val = mfdcr(SDRAM_R0BAS + 0);
  2755. break;
  2756. case SDRAM_R0BAS + 1:
  2757. val = mfdcr(SDRAM_R0BAS + 1);
  2758. break;
  2759. case SDRAM_R0BAS + 2:
  2760. val = mfdcr(SDRAM_R0BAS + 2);
  2761. break;
  2762. case SDRAM_R0BAS + 3:
  2763. val = mfdcr(SDRAM_R0BAS + 3);
  2764. break;
  2765. default:
  2766. printf("DCR %d not defined in case statement!!!\n", dcr);
  2767. val = 0; /* just to satisfy the compiler */
  2768. }
  2769. return val;
  2770. }
  2771. void mtdcr_any(u32 dcr, u32 val)
  2772. {
  2773. switch (dcr) {
  2774. case SDRAM_R0BAS + 0:
  2775. mtdcr(SDRAM_R0BAS + 0, val);
  2776. break;
  2777. case SDRAM_R0BAS + 1:
  2778. mtdcr(SDRAM_R0BAS + 1, val);
  2779. break;
  2780. case SDRAM_R0BAS + 2:
  2781. mtdcr(SDRAM_R0BAS + 2, val);
  2782. break;
  2783. case SDRAM_R0BAS + 3:
  2784. mtdcr(SDRAM_R0BAS + 3, val);
  2785. break;
  2786. default:
  2787. printf("DCR %d not defined in case statement!!!\n", dcr);
  2788. }
  2789. }
  2790. #endif /* defined(CONFIG_440) */
  2791. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2792. inline void ppc4xx_ibm_ddr2_register_dump(void)
  2793. {
  2794. #if defined(DEBUG)
  2795. printf("\nPPC4xx IBM DDR2 Register Dump:\n");
  2796. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2797. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2798. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R0BAS);
  2799. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R1BAS);
  2800. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R2BAS);
  2801. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R3BAS);
  2802. #endif /* (defined(CONFIG_440SP) || ... */
  2803. #if defined(CONFIG_405EX)
  2804. PPC4xx_IBM_DDR2_DUMP_REGISTER(BESR);
  2805. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARL);
  2806. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARH);
  2807. PPC4xx_IBM_DDR2_DUMP_REGISTER(WMIRQ);
  2808. PPC4xx_IBM_DDR2_DUMP_REGISTER(PLBOPT);
  2809. PPC4xx_IBM_DDR2_DUMP_REGISTER(PUABA);
  2810. #endif /* defined(CONFIG_405EX) */
  2811. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB0CF);
  2812. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB1CF);
  2813. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB2CF);
  2814. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB3CF);
  2815. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCSTAT);
  2816. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT1);
  2817. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT2);
  2818. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT0);
  2819. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT1);
  2820. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT2);
  2821. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT3);
  2822. PPC4xx_IBM_DDR2_DUMP_REGISTER(CODT);
  2823. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2824. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2825. PPC4xx_IBM_DDR2_DUMP_REGISTER(VVPR);
  2826. PPC4xx_IBM_DDR2_DUMP_REGISTER(OPARS);
  2827. /*
  2828. * OPART is only used as a trigger register.
  2829. *
  2830. * No data is contained in this register, and reading or writing
  2831. * to is can cause bad things to happen (hangs). Just skip it and
  2832. * report "N/A".
  2833. */
  2834. printf("%20s = N/A\n", "SDRAM_OPART");
  2835. #endif /* defined(CONFIG_440SP) || ... */
  2836. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTR);
  2837. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR0);
  2838. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR1);
  2839. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR2);
  2840. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR3);
  2841. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR4);
  2842. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR5);
  2843. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR6);
  2844. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR7);
  2845. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR8);
  2846. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR9);
  2847. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR10);
  2848. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR11);
  2849. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR12);
  2850. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR13);
  2851. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR14);
  2852. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR15);
  2853. PPC4xx_IBM_DDR2_DUMP_REGISTER(RQDC);
  2854. PPC4xx_IBM_DDR2_DUMP_REGISTER(RFDC);
  2855. PPC4xx_IBM_DDR2_DUMP_REGISTER(RDCC);
  2856. PPC4xx_IBM_DDR2_DUMP_REGISTER(DLCR);
  2857. PPC4xx_IBM_DDR2_DUMP_REGISTER(CLKTR);
  2858. PPC4xx_IBM_DDR2_DUMP_REGISTER(WRDTR);
  2859. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR1);
  2860. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR2);
  2861. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR3);
  2862. PPC4xx_IBM_DDR2_DUMP_REGISTER(MMODE);
  2863. PPC4xx_IBM_DDR2_DUMP_REGISTER(MEMODE);
  2864. PPC4xx_IBM_DDR2_DUMP_REGISTER(ECCES);
  2865. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2866. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2867. PPC4xx_IBM_DDR2_DUMP_REGISTER(CID);
  2868. #endif /* defined(CONFIG_440SP) || ... */
  2869. PPC4xx_IBM_DDR2_DUMP_REGISTER(RID);
  2870. PPC4xx_IBM_DDR2_DUMP_REGISTER(FCSR);
  2871. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTSR);
  2872. #endif /* defined(DEBUG) */
  2873. }