p5020_serdes.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/fsl_serdes.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include "fsl_corenet_serdes.h"
  27. static u8 serdes_cfg_tbl[][SRDS_MAX_LANES] = {
  28. [0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2,
  29. PCIE4, AURORA, PCIE3, SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3,
  30. SGMII_FM1_DTSEC4, NONE, NONE, SATA1, SATA2, },
  31. [0x4] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
  32. PCIE2, AURORA, PCIE3, SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3,
  33. SGMII_FM1_DTSEC4, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1, },
  34. [0xb] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO2, SRIO2, SRIO1, SRIO1,
  35. PCIE2, AURORA, PCIE3, SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3,
  36. SGMII_FM1_DTSEC4, NONE, NONE, SATA1, SATA2, },
  37. [0x10] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1,
  38. AURORA, AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1,
  39. NONE, NONE, SATA1, SATA2, },
  40. [0x11] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2,
  41. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  42. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, NONE, NONE, SATA1, SATA2, },
  43. [0x13] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2,
  44. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  45. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, XAUI_FM1, XAUI_FM1,
  46. XAUI_FM1, XAUI_FM1, },
  47. [0x14] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2,
  48. AURORA, AURORA, PCIE3, PCIE3, PCIE3, PCIE3,
  49. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3,
  50. SGMII_FM1_DTSEC4, },
  51. [0x15] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2,
  52. AURORA, AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1,
  53. NONE, NONE, SATA1, SATA2, },
  54. [0x16] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2,
  55. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  56. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, SRIO1, SRIO1, SRIO1,
  57. SRIO1, },
  58. [0x17] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
  59. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  60. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, NONE, NONE, SATA1, SATA2, },
  61. [0x18] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
  62. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  63. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5, NONE,
  64. NONE, NONE, },
  65. [0x1b] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
  66. AURORA, AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1,
  67. NONE, NONE, SATA1, SATA2, },
  68. [0x1d] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
  69. AURORA, AURORA, PCIE3, PCIE3, PCIE3, PCIE3, NONE, NONE,
  70. SATA1, SATA2, },
  71. [0x20] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1,
  72. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  73. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, XAUI_FM1, XAUI_FM1,
  74. XAUI_FM1, XAUI_FM1, },
  75. [0x21] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1,
  76. AURORA, AURORA, PCIE3, PCIE3, PCIE3, PCIE3,
  77. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3,
  78. SGMII_FM1_DTSEC4, },
  79. [0x22] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1,
  80. AURORA, AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1,
  81. NONE, NONE, SATA1, SATA2, },
  82. [0x23] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO2, SRIO2, SRIO1, SRIO1,
  83. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  84. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, NONE, NONE, SATA1, SATA2, },
  85. [0x24] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO2, SRIO2, SRIO1, SRIO1,
  86. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  87. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5, NONE,
  88. NONE, NONE, },
  89. [0x28] = {PCIE1, PCIE1, PCIE3, PCIE3, PCIE2, PCIE2, PCIE2, PCIE2,
  90. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  91. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, NONE, NONE, SATA1, SATA2, },
  92. [0x29] = {PCIE1, PCIE1, PCIE3, PCIE3, PCIE2, PCIE2, PCIE2, PCIE2,
  93. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  94. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5, NONE,
  95. NONE, NONE, },
  96. [0x2a] = {PCIE1, PCIE1, PCIE3, PCIE3, PCIE2, PCIE2, PCIE2, PCIE2,
  97. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  98. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, XAUI_FM1, XAUI_FM1,
  99. XAUI_FM1, XAUI_FM1, },
  100. [0x2b] = {PCIE1, PCIE1, PCIE3, PCIE3, PCIE2, PCIE2, PCIE2, PCIE2,
  101. AURORA, AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1,
  102. NONE, NONE, SATA1, SATA2, },
  103. [0x2f] = {PCIE1, PCIE1, PCIE3, PCIE3, SRIO2, SRIO2, SRIO1, SRIO1,
  104. AURORA, AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1,
  105. NONE, NONE, SATA1, SATA2, },
  106. [0x31] = {PCIE1, PCIE1, PCIE3, PCIE3, SRIO1, SRIO1, SRIO1, SRIO1,
  107. AURORA, AURORA, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  108. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5, NONE,
  109. NONE, NONE, },
  110. [0x33] = {PCIE1, PCIE1, PCIE3, PCIE3, SRIO1, SRIO1, SRIO1, SRIO1,
  111. AURORA, AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1,
  112. NONE, NONE, SATA1, SATA2, },
  113. [0x34] = {PCIE1, PCIE1, PCIE1, PCIE1, SGMII_FM1_DTSEC1,
  114. SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, AURORA,
  115. AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1, NONE,
  116. NONE, SATA1, SATA2, },
  117. [0x35] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2,
  118. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, AURORA, AURORA, XAUI_FM1,
  119. XAUI_FM1, XAUI_FM1, XAUI_FM1, NONE, NONE, SATA1, SATA2, },
  120. [0x36] = {PCIE1, PCIE1, PCIE3, PCIE3, SGMII_FM1_DTSEC1,
  121. SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, AURORA,
  122. AURORA, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1, NONE,
  123. NONE, SATA1, SATA2, },
  124. [0x37] = {PCIE1, PCIE1, PCIE3, PCIE3, PCIE2, PCIE2,
  125. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, AURORA, AURORA, XAUI_FM1,
  126. XAUI_FM1, XAUI_FM1, XAUI_FM1, NONE, NONE, SATA1, SATA2, },
  127. };
  128. enum srds_prtcl serdes_get_prtcl(int cfg, int lane)
  129. {
  130. if (!serdes_lane_enabled(lane))
  131. return NONE;
  132. return serdes_cfg_tbl[cfg][lane];
  133. }
  134. int is_serdes_prtcl_valid(u32 prtcl) {
  135. int i;
  136. if (prtcl > ARRAY_SIZE(serdes_cfg_tbl))
  137. return 0;
  138. for (i = 0; i < SRDS_MAX_LANES; i++) {
  139. if (serdes_cfg_tbl[prtcl][i] != NONE)
  140. return 1;
  141. }
  142. return 0;
  143. }