ddr-gen2.c 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/processor.h>
  11. #include <asm/fsl_ddr_sdram.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num)
  17. {
  18. unsigned int i;
  19. #ifdef CONFIG_MPC83xx
  20. ccsr_ddr_t *ddr = (void *)CONFIG_SYS_MPC83xx_DDR_ADDR;
  21. #else
  22. ccsr_ddr_t *ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  23. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  24. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  25. uint svr;
  26. #endif
  27. #endif
  28. if (ctrl_num) {
  29. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  30. return;
  31. }
  32. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  33. /*
  34. * Set the DDR IO receiver to an acceptable bias point.
  35. * Fixed in Rev 2.1.
  36. */
  37. svr = get_svr();
  38. if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0)) {
  39. if ((regs->ddr_sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) ==
  40. SDRAM_CFG_SDRAM_TYPE_DDR2)
  41. out_be32(&gur->ddrioovcr, 0x90000000);
  42. else
  43. out_be32(&gur->ddrioovcr, 0xA8000000);
  44. }
  45. #endif
  46. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  47. if (i == 0) {
  48. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  49. out_be32(&ddr->cs0_config, regs->cs[i].config);
  50. } else if (i == 1) {
  51. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  52. out_be32(&ddr->cs1_config, regs->cs[i].config);
  53. } else if (i == 2) {
  54. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  55. out_be32(&ddr->cs2_config, regs->cs[i].config);
  56. } else if (i == 3) {
  57. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  58. out_be32(&ddr->cs3_config, regs->cs[i].config);
  59. }
  60. }
  61. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  62. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  63. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  64. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  65. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  66. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  67. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  68. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  69. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  70. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  71. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  72. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  73. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  74. /*
  75. * 200 painful micro-seconds must elapse between
  76. * the DDR clock setup and the DDR config enable.
  77. */
  78. udelay(200);
  79. asm volatile("sync;isync");
  80. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  81. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  82. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  83. udelay(10000); /* throttle polling rate */
  84. }
  85. }