cpu_init_early.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <asm/processor.h>
  21. #include <asm/mmu.h>
  22. #include <asm/fsl_law.h>
  23. #include <asm/io.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. #if defined(CONFIG_SYS_FSL_ERRATUM_IFC_A003399) && !defined(CONFIG_SYS_RAMBOOT)
  26. void setup_ifc(void)
  27. {
  28. struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
  29. u32 _mas0, _mas1, _mas2, _mas3, _mas7;
  30. phys_addr_t flash_phys = CONFIG_SYS_FLASH_BASE_PHYS;
  31. /*
  32. * Adjust the TLB we were running out of to match the phys addr of the
  33. * chip select we are adjusting and will return to.
  34. */
  35. flash_phys += (~CONFIG_SYS_AMASK0) + 1 - 4*1024*1024;
  36. _mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(15);
  37. _mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | MAS1_IPROT |
  38. MAS1_TSIZE(BOOKE_PAGESZ_4M);
  39. _mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_TEXT_BASE, MAS2_I|MAS2_G);
  40. _mas3 = FSL_BOOKE_MAS3(flash_phys, 0, MAS3_SW|MAS3_SR|MAS3_SX);
  41. _mas7 = FSL_BOOKE_MAS7(flash_phys);
  42. mtspr(MAS0, _mas0);
  43. mtspr(MAS1, _mas1);
  44. mtspr(MAS2, _mas2);
  45. mtspr(MAS3, _mas3);
  46. mtspr(MAS7, _mas7);
  47. asm volatile("isync;msync;tlbwe;isync");
  48. out_be32(&(ifc_regs->cspr_cs[0].cspr), CONFIG_SYS_CSPR0);
  49. out_be32(&(ifc_regs->csor_cs[0].csor), CONFIG_SYS_CSOR0);
  50. out_be32(&(ifc_regs->amask_cs[0].amask), CONFIG_SYS_AMASK0);
  51. return ;
  52. }
  53. #endif
  54. /* We run cpu_init_early_f in AS = 1 */
  55. void cpu_init_early_f(void)
  56. {
  57. u32 mas0, mas1, mas2, mas3, mas7;
  58. int i;
  59. #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  60. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  61. #endif
  62. #if defined(CONFIG_SYS_FSL_ERRATUM_IFC_A003399) && !defined(CONFIG_SYS_RAMBOOT)
  63. ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  64. u32 *l2srbar, *dst, *src;
  65. void (*setup_ifc_sram)(void);
  66. #endif
  67. /* Pointer is writable since we allocated a register for it */
  68. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  69. /*
  70. * Clear initial global data
  71. * we don't use memset so we can share this code with NAND_SPL
  72. */
  73. for (i = 0; i < sizeof(gd_t); i++)
  74. ((char *)gd)[i] = 0;
  75. mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(13);
  76. mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | MAS1_TSIZE(BOOKE_PAGESZ_1M);
  77. mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G);
  78. mas3 = FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS, 0, MAS3_SW|MAS3_SR);
  79. mas7 = FSL_BOOKE_MAS7(CONFIG_SYS_CCSRBAR_PHYS);
  80. write_tlb(mas0, mas1, mas2, mas3, mas7);
  81. /*
  82. * Work Around for IFC Erratum A-003549. This issue is P1010
  83. * specific. LCLK(a free running clk signal) is muxed with IFC_CS3 on P1010 SOC
  84. * Hence specifically selecting CS3.
  85. */
  86. #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  87. setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_LCLK_IFC_CS3);
  88. #endif
  89. init_laws();
  90. /*
  91. * Work Around for IFC Erratum A003399, issue will hit only when execution
  92. * from NOR Flash
  93. */
  94. #if defined(CONFIG_SYS_FSL_ERRATUM_IFC_A003399) && !defined(CONFIG_SYS_RAMBOOT)
  95. #define SRAM_BASE_ADDR (0x00000000)
  96. /* TLB for SRAM */
  97. mas0 = MAS0_TLBSEL(1) | MAS0_ESEL(9);
  98. mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS |
  99. MAS1_TSIZE(BOOKE_PAGESZ_1M);
  100. mas2 = FSL_BOOKE_MAS2(SRAM_BASE_ADDR, MAS2_I);
  101. mas3 = FSL_BOOKE_MAS3(SRAM_BASE_ADDR, 0, MAS3_SX|MAS3_SW|MAS3_SR);
  102. mas7 = FSL_BOOKE_MAS7(0);
  103. write_tlb(mas0, mas1, mas2, mas3, mas7);
  104. out_be32(&l2cache->l2srbar0, SRAM_BASE_ADDR);
  105. out_be32(&l2cache->l2errdis,
  106. (MPC85xx_L2ERRDIS_MBECC | MPC85xx_L2ERRDIS_SBECC));
  107. out_be32(&l2cache->l2ctl,
  108. (MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2SRAM_ENTIRE));
  109. /*
  110. * Copy the code in setup_ifc to L2SRAM. Do a word copy
  111. * because NOR Flash on P1010 does not support byte
  112. * access (Erratum IFC-A002769)
  113. */
  114. setup_ifc_sram = (void *)SRAM_BASE_ADDR;
  115. dst = (u32 *) SRAM_BASE_ADDR;
  116. src = (u32 *) setup_ifc;
  117. for (i = 0; i < 1024; i++)
  118. *l2srbar++ = *src++;
  119. setup_ifc_sram();
  120. /* CLEANUP */
  121. clrbits_be32(&l2cache->l2ctl,
  122. (MPC85xx_L2CTL_L2E |
  123. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  124. out_be32(&l2cache->l2srbar0, 0x0);
  125. #endif
  126. invalidate_tlb(1);
  127. #if defined(CONFIG_SECURE_BOOT)
  128. /* Disable the TLBs created by ISBC */
  129. for (i = CONFIG_SYS_ISBC_START_TLB;
  130. i < CONFIG_SYS_ISBC_START_TLB + CONFIG_SYS_ISBC_NUM_TLBS; i++)
  131. disable_tlb(i);
  132. #endif
  133. init_tlbs();
  134. }