cpu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <fsl_esdhc.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_ifc.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/fsl_lbc.h>
  38. #include <post.h>
  39. #include <asm/processor.h>
  40. #include <asm/fsl_ddr_sdram.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. int checkcpu (void)
  43. {
  44. sys_info_t sysinfo;
  45. uint pvr, svr;
  46. uint ver;
  47. uint major, minor;
  48. struct cpu_type *cpu;
  49. char buf1[32], buf2[32];
  50. #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
  51. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  52. #endif /* CONFIG_FSL_CORENET */
  53. #ifdef CONFIG_DDR_CLK_FREQ
  54. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  55. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  56. #else
  57. #ifdef CONFIG_FSL_CORENET
  58. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  59. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  60. #else
  61. u32 ddr_ratio = 0;
  62. #endif /* CONFIG_FSL_CORENET */
  63. #endif /* CONFIG_DDR_CLK_FREQ */
  64. unsigned int i, core, nr_cores = cpu_numcores();
  65. u32 mask = cpu_mask();
  66. svr = get_svr();
  67. major = SVR_MAJ(svr);
  68. minor = SVR_MIN(svr);
  69. if (cpu_numcores() > 1) {
  70. #ifndef CONFIG_MP
  71. puts("Unicore software on multiprocessor system!!\n"
  72. "To enable mutlticore build define CONFIG_MP\n");
  73. #endif
  74. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  75. printf("CPU%d: ", pic->whoami);
  76. } else {
  77. puts("CPU: ");
  78. }
  79. cpu = gd->cpu;
  80. puts(cpu->name);
  81. if (IS_E_PROCESSOR(svr))
  82. puts("E");
  83. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  84. pvr = get_pvr();
  85. ver = PVR_VER(pvr);
  86. major = PVR_MAJ(pvr);
  87. minor = PVR_MIN(pvr);
  88. printf("Core: ");
  89. switch(ver) {
  90. case PVR_VER_E500_V1:
  91. case PVR_VER_E500_V2:
  92. puts("E500");
  93. break;
  94. case PVR_VER_E500MC:
  95. puts("E500MC");
  96. break;
  97. case PVR_VER_E5500:
  98. puts("E5500");
  99. break;
  100. default:
  101. puts("Unknown");
  102. break;
  103. }
  104. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  105. get_sys_info(&sysinfo);
  106. puts("Clock Configuration:");
  107. for_each_cpu(i, core, nr_cores, mask) {
  108. if (!(i & 3))
  109. printf ("\n ");
  110. printf("CPU%d:%-4s MHz, ", core,
  111. strmhz(buf1, sysinfo.freqProcessor[core]));
  112. }
  113. printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  114. #ifdef CONFIG_FSL_CORENET
  115. if (ddr_sync == 1) {
  116. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  117. "(Synchronous), ",
  118. strmhz(buf1, sysinfo.freqDDRBus/2),
  119. strmhz(buf2, sysinfo.freqDDRBus));
  120. } else {
  121. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  122. "(Asynchronous), ",
  123. strmhz(buf1, sysinfo.freqDDRBus/2),
  124. strmhz(buf2, sysinfo.freqDDRBus));
  125. }
  126. #else
  127. switch (ddr_ratio) {
  128. case 0x0:
  129. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  130. strmhz(buf1, sysinfo.freqDDRBus/2),
  131. strmhz(buf2, sysinfo.freqDDRBus));
  132. break;
  133. case 0x7:
  134. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  135. "(Synchronous), ",
  136. strmhz(buf1, sysinfo.freqDDRBus/2),
  137. strmhz(buf2, sysinfo.freqDDRBus));
  138. break;
  139. default:
  140. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  141. "(Asynchronous), ",
  142. strmhz(buf1, sysinfo.freqDDRBus/2),
  143. strmhz(buf2, sysinfo.freqDDRBus));
  144. break;
  145. }
  146. #endif
  147. #if defined(CONFIG_FSL_LBC)
  148. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  149. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  150. } else {
  151. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  152. sysinfo.freqLocalBus);
  153. }
  154. #endif
  155. #ifdef CONFIG_CPM2
  156. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  157. #endif
  158. #ifdef CONFIG_QE
  159. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
  160. #endif
  161. #ifdef CONFIG_SYS_DPAA_FMAN
  162. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  163. printf(" FMAN%d: %s MHz\n", i + 1,
  164. strmhz(buf1, sysinfo.freqFMan[i]));
  165. }
  166. #endif
  167. #ifdef CONFIG_SYS_DPAA_PME
  168. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
  169. #endif
  170. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  171. return 0;
  172. }
  173. /* ------------------------------------------------------------------------- */
  174. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  175. {
  176. /* Everything after the first generation of PQ3 parts has RSTCR */
  177. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  178. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  179. unsigned long val, msr;
  180. /*
  181. * Initiate hard reset in debug control register DBCR0
  182. * Make sure MSR[DE] = 1. This only resets the core.
  183. */
  184. msr = mfmsr ();
  185. msr |= MSR_DE;
  186. mtmsr (msr);
  187. val = mfspr(DBCR0);
  188. val |= 0x70000000;
  189. mtspr(DBCR0,val);
  190. #else
  191. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  192. out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
  193. udelay(100);
  194. #endif
  195. return 1;
  196. }
  197. /*
  198. * Get timebase clock frequency
  199. */
  200. #ifndef CONFIG_SYS_FSL_TBCLK_DIV
  201. #define CONFIG_SYS_FSL_TBCLK_DIV 8
  202. #endif
  203. unsigned long get_tbclk (void)
  204. {
  205. unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
  206. return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
  207. }
  208. #if defined(CONFIG_WATCHDOG)
  209. void
  210. watchdog_reset(void)
  211. {
  212. int re_enable = disable_interrupts();
  213. reset_85xx_watchdog();
  214. if (re_enable) enable_interrupts();
  215. }
  216. void
  217. reset_85xx_watchdog(void)
  218. {
  219. /*
  220. * Clear TSR(WIS) bit by writing 1
  221. */
  222. unsigned long val;
  223. val = mfspr(SPRN_TSR);
  224. val |= TSR_WIS;
  225. mtspr(SPRN_TSR, val);
  226. }
  227. #endif /* CONFIG_WATCHDOG */
  228. /*
  229. * Initializes on-chip MMC controllers.
  230. * to override, implement board_mmc_init()
  231. */
  232. int cpu_mmc_init(bd_t *bis)
  233. {
  234. #ifdef CONFIG_FSL_ESDHC
  235. return fsl_esdhc_mmc_init(bis);
  236. #else
  237. return 0;
  238. #endif
  239. }
  240. /*
  241. * Print out the state of various machine registers.
  242. * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
  243. * parameters for IFC and TLBs
  244. */
  245. void mpc85xx_reginfo(void)
  246. {
  247. print_tlbcam();
  248. print_laws();
  249. #if defined(CONFIG_FSL_LBC)
  250. print_lbc_regs();
  251. #endif
  252. #ifdef CONFIG_FSL_IFC
  253. print_ifc_regs();
  254. #endif
  255. }
  256. /* Common ddr init for non-corenet fsl 85xx platforms */
  257. #ifndef CONFIG_FSL_CORENET
  258. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_SYS_INIT_L2_ADDR)
  259. phys_size_t initdram(int board_type)
  260. {
  261. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
  262. return fsl_ddr_sdram_size();
  263. #else
  264. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  265. #endif
  266. }
  267. #else /* CONFIG_SYS_RAMBOOT */
  268. phys_size_t initdram(int board_type)
  269. {
  270. phys_size_t dram_size = 0;
  271. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
  272. {
  273. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  274. unsigned int x = 10;
  275. unsigned int i;
  276. /*
  277. * Work around to stabilize DDR DLL
  278. */
  279. out_be32(&gur->ddrdllcr, 0x81000000);
  280. asm("sync;isync;msync");
  281. udelay(200);
  282. while (in_be32(&gur->ddrdllcr) != 0x81000100) {
  283. setbits_be32(&gur->devdisr, 0x00010000);
  284. for (i = 0; i < x; i++)
  285. ;
  286. clrbits_be32(&gur->devdisr, 0x00010000);
  287. x++;
  288. }
  289. }
  290. #endif
  291. #if defined(CONFIG_SPD_EEPROM) || \
  292. defined(CONFIG_DDR_SPD) || \
  293. defined(CONFIG_SYS_DDR_RAW_TIMING)
  294. dram_size = fsl_ddr_sdram();
  295. #else
  296. dram_size = fixed_sdram();
  297. #endif
  298. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  299. dram_size *= 0x100000;
  300. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  301. /*
  302. * Initialize and enable DDR ECC.
  303. */
  304. ddr_enable_ecc(dram_size);
  305. #endif
  306. #if defined(CONFIG_FSL_LBC)
  307. /* Some boards also have sdram on the lbc */
  308. lbc_sdram_init();
  309. #endif
  310. debug("DDR: ");
  311. return dram_size;
  312. }
  313. #endif /* CONFIG_SYS_RAMBOOT */
  314. #endif
  315. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  316. /* Board-specific functions defined in each board's ddr.c */
  317. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  318. unsigned int ctrl_num);
  319. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  320. phys_addr_t *rpn);
  321. unsigned int
  322. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  323. void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  324. static void dump_spd_ddr_reg(void)
  325. {
  326. int i, j, k, m;
  327. u8 *p_8;
  328. u32 *p_32;
  329. ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  330. generic_spd_eeprom_t
  331. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  332. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  333. fsl_ddr_get_spd(spd[i], i);
  334. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  335. puts("Byte (hex) ");
  336. k = 1;
  337. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  338. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  339. printf("Dimm%d ", k++);
  340. }
  341. puts("\n");
  342. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  343. m = 0;
  344. printf("%3d (0x%02x) ", k, k);
  345. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  346. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  347. p_8 = (u8 *) &spd[i][j];
  348. if (p_8[k]) {
  349. printf("0x%02x ", p_8[k]);
  350. m++;
  351. } else
  352. puts(" ");
  353. }
  354. }
  355. if (m)
  356. puts("\n");
  357. else
  358. puts("\r");
  359. }
  360. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  361. switch (i) {
  362. case 0:
  363. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  364. break;
  365. #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
  366. case 1:
  367. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  368. break;
  369. #endif
  370. default:
  371. printf("%s unexpected controller number = %u\n",
  372. __func__, i);
  373. return;
  374. }
  375. }
  376. printf("DDR registers dump for all controllers "
  377. "(zero vaule is omitted)...\n");
  378. puts("Offset (hex) ");
  379. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  380. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  381. puts("\n");
  382. for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
  383. m = 0;
  384. printf("%6d (0x%04x)", k * 4, k * 4);
  385. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  386. p_32 = (u32 *) ddr[i];
  387. if (p_32[k]) {
  388. printf(" 0x%08x", p_32[k]);
  389. m++;
  390. } else
  391. puts(" ");
  392. }
  393. if (m)
  394. puts("\n");
  395. else
  396. puts("\r");
  397. }
  398. puts("\n");
  399. }
  400. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  401. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  402. {
  403. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  404. unsigned long epn;
  405. u32 tsize, valid, ptr;
  406. int ddr_esel;
  407. clear_ddr_tlbs_phys(p_addr, size>>20);
  408. /* Setup new tlb to cover the physical address */
  409. setup_ddr_tlbs_phys(p_addr, size>>20);
  410. ptr = vstart;
  411. ddr_esel = find_tlb_idx((void *)ptr, 1);
  412. if (ddr_esel != -1) {
  413. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  414. } else {
  415. printf("TLB error in function %s\n", __func__);
  416. return -1;
  417. }
  418. return 0;
  419. }
  420. /*
  421. * slide the testing window up to test another area
  422. * for 32_bit system, the maximum testable memory is limited to
  423. * CONFIG_MAX_MEM_MAPPED
  424. */
  425. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  426. {
  427. phys_addr_t test_cap, p_addr;
  428. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  429. #if !defined(CONFIG_PHYS_64BIT) || \
  430. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  431. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  432. test_cap = p_size;
  433. #else
  434. test_cap = gd->ram_size;
  435. #endif
  436. p_addr = (*vstart) + (*size) + (*phys_offset);
  437. if (p_addr < test_cap - 1) {
  438. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  439. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  440. return -1;
  441. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  442. *size = (u32) p_size;
  443. printf("Testing 0x%08llx - 0x%08llx\n",
  444. (u64)(*vstart) + (*phys_offset),
  445. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  446. } else
  447. return 1;
  448. return 0;
  449. }
  450. /* initialization for testing area */
  451. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  452. {
  453. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  454. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  455. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  456. *phys_offset = 0;
  457. #if !defined(CONFIG_PHYS_64BIT) || \
  458. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  459. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  460. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  461. puts("Cannot test more than ");
  462. print_size(CONFIG_MAX_MEM_MAPPED,
  463. " without proper 36BIT support.\n");
  464. }
  465. #endif
  466. printf("Testing 0x%08llx - 0x%08llx\n",
  467. (u64)(*vstart) + (*phys_offset),
  468. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  469. return 0;
  470. }
  471. /* invalid TLBs for DDR and remap as normal after testing */
  472. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  473. {
  474. unsigned long epn;
  475. u32 tsize, valid, ptr;
  476. phys_addr_t rpn = 0;
  477. int ddr_esel;
  478. /* disable the TLBs for this testing */
  479. ptr = *vstart;
  480. while (ptr < (*vstart) + (*size)) {
  481. ddr_esel = find_tlb_idx((void *)ptr, 1);
  482. if (ddr_esel != -1) {
  483. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  484. disable_tlb(ddr_esel);
  485. }
  486. ptr += TSIZE_TO_BYTES(tsize);
  487. }
  488. puts("Remap DDR ");
  489. setup_ddr_tlbs(gd->ram_size>>20);
  490. puts("\n");
  491. return 0;
  492. }
  493. void arch_memory_failure_handle(void)
  494. {
  495. dump_spd_ddr_reg();
  496. }
  497. #endif