start.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2001 Josh Huber <huber@mclx.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  26. *
  27. *
  28. * The processor starts at 0xfff00100 and the code is executed
  29. * from flash. The code is organized to be at an other address
  30. * in memory, but as long we don't jump around before relocating.
  31. * board_init lies at a quite high address and when the cpu has
  32. * jumped there, everything is ok.
  33. */
  34. #include <asm-offsets.h>
  35. #include <config.h>
  36. #include <74xx_7xx.h>
  37. #include <version.h>
  38. #include <ppc_asm.tmpl>
  39. #include <ppc_defs.h>
  40. #include <asm/cache.h>
  41. #include <asm/mmu.h>
  42. #include <asm/u-boot.h>
  43. #if !defined(CONFIG_DB64360) && \
  44. !defined(CONFIG_DB64460) && \
  45. !defined(CONFIG_CPCI750) && \
  46. !defined(CONFIG_P3Mx)
  47. #include <galileo/gt64260R.h>
  48. #endif
  49. /* We don't want the MMU yet.
  50. */
  51. #undef MSR_KERNEL
  52. /* Machine Check and Recoverable Interr. */
  53. #define MSR_KERNEL ( MSR_ME | MSR_RI )
  54. /*
  55. * Set up GOT: Global Offset Table
  56. *
  57. * Use r12 to access the GOT
  58. */
  59. START_GOT
  60. GOT_ENTRY(_GOT2_TABLE_)
  61. GOT_ENTRY(_FIXUP_TABLE_)
  62. GOT_ENTRY(_start)
  63. GOT_ENTRY(_start_of_vectors)
  64. GOT_ENTRY(_end_of_vectors)
  65. GOT_ENTRY(transfer_to_handler)
  66. GOT_ENTRY(__init_end)
  67. GOT_ENTRY(__bss_end__)
  68. GOT_ENTRY(__bss_start)
  69. END_GOT
  70. /*
  71. * r3 - 1st arg to board_init(): IMMP pointer
  72. * r4 - 2nd arg to board_init(): boot flag
  73. */
  74. .text
  75. .long 0x27051956 /* U-Boot Magic Number */
  76. .globl version_string
  77. version_string:
  78. .ascii U_BOOT_VERSION_STRING, "\0"
  79. . = EXC_OFF_SYS_RESET
  80. .globl _start
  81. _start:
  82. b boot_cold
  83. /* the boot code is located below the exception table */
  84. .globl _start_of_vectors
  85. _start_of_vectors:
  86. /* Machine check */
  87. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  88. /* Data Storage exception. "Never" generated on the 860. */
  89. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  90. /* Instruction Storage exception. "Never" generated on the 860. */
  91. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  92. /* External Interrupt exception. */
  93. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  94. /* Alignment exception. */
  95. . = 0x600
  96. Alignment:
  97. EXCEPTION_PROLOG(SRR0, SRR1)
  98. mfspr r4,DAR
  99. stw r4,_DAR(r21)
  100. mfspr r5,DSISR
  101. stw r5,_DSISR(r21)
  102. addi r3,r1,STACK_FRAME_OVERHEAD
  103. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  104. /* Program check exception */
  105. . = 0x700
  106. ProgramCheck:
  107. EXCEPTION_PROLOG(SRR0, SRR1)
  108. addi r3,r1,STACK_FRAME_OVERHEAD
  109. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  110. MSR_KERNEL, COPY_EE)
  111. /* No FPU on MPC8xx. This exception is not supposed to happen.
  112. */
  113. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  114. /* I guess we could implement decrementer, and may have
  115. * to someday for timekeeping.
  116. */
  117. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  118. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  119. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  120. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  121. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  122. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  123. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  124. /*
  125. * On the MPC8xx, this is a software emulation interrupt. It
  126. * occurs for all unimplemented and illegal instructions.
  127. */
  128. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  129. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  130. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  131. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  132. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  133. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  134. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  135. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  136. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  137. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  138. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  139. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  140. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  141. STD_EXCEPTION(0x1d00, InstructionBreakpoint, UnknownException)
  142. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  143. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  144. .globl _end_of_vectors
  145. _end_of_vectors:
  146. . = 0x2000
  147. boot_cold:
  148. /* disable everything */
  149. li r0, 0
  150. mtspr HID0, r0
  151. sync
  152. mtmsr 0
  153. bl invalidate_bats
  154. sync
  155. #ifdef CONFIG_SYS_L2
  156. /* init the L2 cache */
  157. addis r3, r0, L2_INIT@h
  158. ori r3, r3, L2_INIT@l
  159. sync
  160. mtspr l2cr, r3
  161. #endif
  162. #if defined(CONFIG_ALTIVEC) && defined(CONFIG_74xx)
  163. .long 0x7e00066c
  164. /*
  165. * dssall instruction, gas doesn't have it yet
  166. * ...for altivec, data stream stop all this probably
  167. * isn't needed unless we warm (software) reboot U-Boot
  168. */
  169. #endif
  170. #ifdef CONFIG_SYS_L2
  171. /* invalidate the L2 cache */
  172. bl l2cache_invalidate
  173. sync
  174. #endif
  175. #ifdef CONFIG_SYS_BOARD_ASM_INIT
  176. /* do early init */
  177. bl board_asm_init
  178. #endif
  179. /*
  180. * Calculate absolute address in FLASH and jump there
  181. *------------------------------------------------------*/
  182. lis r3, CONFIG_SYS_MONITOR_BASE@h
  183. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  184. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  185. mtlr r3
  186. blr
  187. in_flash:
  188. /* let the C-code set up the rest */
  189. /* */
  190. /* Be careful to keep code relocatable ! */
  191. /*------------------------------------------------------*/
  192. /* perform low-level init */
  193. /* sdram init, galileo init, etc */
  194. /* r3: NHR bit from HID0 */
  195. /* setup the bats */
  196. bl setup_bats
  197. sync
  198. /*
  199. * Cache must be enabled here for stack-in-cache trick.
  200. * This means we need to enable the BATS.
  201. * This means:
  202. * 1) for the EVB, original gt regs need to be mapped
  203. * 2) need to have an IBAT for the 0xf region,
  204. * we are running there!
  205. * Cache should be turned on after BATs, since by default
  206. * everything is write-through.
  207. * The init-mem BAT can be reused after reloc. The old
  208. * gt-regs BAT can be reused after board_init_f calls
  209. * board_early_init_f (EVB only).
  210. */
  211. #if !defined(CONFIG_BAB7xx) && !defined(CONFIG_ELPPC) && !defined(CONFIG_P3Mx)
  212. /* enable address translation */
  213. bl enable_addr_trans
  214. sync
  215. /* enable and invalidate the data cache */
  216. bl l1dcache_enable
  217. sync
  218. #endif
  219. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  220. bl lock_ram_in_cache
  221. sync
  222. #endif
  223. /* set up the stack pointer in our newly created
  224. * cache-ram (r1) */
  225. lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
  226. ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
  227. li r0, 0 /* Make room for stack frame header and */
  228. stwu r0, -4(r1) /* clear final stack frame so that */
  229. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  230. GET_GOT /* initialize GOT access */
  231. /* run low-level CPU init code (from Flash) */
  232. bl cpu_init_f
  233. sync
  234. /* run 1st part of board init code (from Flash) */
  235. bl board_init_f
  236. sync
  237. /* NOTREACHED - board_init_f() does not return */
  238. .globl invalidate_bats
  239. invalidate_bats:
  240. /* invalidate BATs */
  241. mtspr IBAT0U, r0
  242. mtspr IBAT1U, r0
  243. mtspr IBAT2U, r0
  244. mtspr IBAT3U, r0
  245. #ifdef CONFIG_HIGH_BATS
  246. mtspr IBAT4U, r0
  247. mtspr IBAT5U, r0
  248. mtspr IBAT6U, r0
  249. mtspr IBAT7U, r0
  250. #endif
  251. isync
  252. mtspr DBAT0U, r0
  253. mtspr DBAT1U, r0
  254. mtspr DBAT2U, r0
  255. mtspr DBAT3U, r0
  256. #ifdef CONFIG_HIGH_BATS
  257. mtspr DBAT4U, r0
  258. mtspr DBAT5U, r0
  259. mtspr DBAT6U, r0
  260. mtspr DBAT7U, r0
  261. #endif
  262. isync
  263. sync
  264. blr
  265. /* setup_bats - set them up to some initial state */
  266. .globl setup_bats
  267. setup_bats:
  268. addis r0, r0, 0x0000
  269. /* IBAT 0 */
  270. addis r4, r0, CONFIG_SYS_IBAT0L@h
  271. ori r4, r4, CONFIG_SYS_IBAT0L@l
  272. addis r3, r0, CONFIG_SYS_IBAT0U@h
  273. ori r3, r3, CONFIG_SYS_IBAT0U@l
  274. mtspr IBAT0L, r4
  275. mtspr IBAT0U, r3
  276. isync
  277. /* DBAT 0 */
  278. addis r4, r0, CONFIG_SYS_DBAT0L@h
  279. ori r4, r4, CONFIG_SYS_DBAT0L@l
  280. addis r3, r0, CONFIG_SYS_DBAT0U@h
  281. ori r3, r3, CONFIG_SYS_DBAT0U@l
  282. mtspr DBAT0L, r4
  283. mtspr DBAT0U, r3
  284. isync
  285. /* IBAT 1 */
  286. addis r4, r0, CONFIG_SYS_IBAT1L@h
  287. ori r4, r4, CONFIG_SYS_IBAT1L@l
  288. addis r3, r0, CONFIG_SYS_IBAT1U@h
  289. ori r3, r3, CONFIG_SYS_IBAT1U@l
  290. mtspr IBAT1L, r4
  291. mtspr IBAT1U, r3
  292. isync
  293. /* DBAT 1 */
  294. addis r4, r0, CONFIG_SYS_DBAT1L@h
  295. ori r4, r4, CONFIG_SYS_DBAT1L@l
  296. addis r3, r0, CONFIG_SYS_DBAT1U@h
  297. ori r3, r3, CONFIG_SYS_DBAT1U@l
  298. mtspr DBAT1L, r4
  299. mtspr DBAT1U, r3
  300. isync
  301. /* IBAT 2 */
  302. addis r4, r0, CONFIG_SYS_IBAT2L@h
  303. ori r4, r4, CONFIG_SYS_IBAT2L@l
  304. addis r3, r0, CONFIG_SYS_IBAT2U@h
  305. ori r3, r3, CONFIG_SYS_IBAT2U@l
  306. mtspr IBAT2L, r4
  307. mtspr IBAT2U, r3
  308. isync
  309. /* DBAT 2 */
  310. addis r4, r0, CONFIG_SYS_DBAT2L@h
  311. ori r4, r4, CONFIG_SYS_DBAT2L@l
  312. addis r3, r0, CONFIG_SYS_DBAT2U@h
  313. ori r3, r3, CONFIG_SYS_DBAT2U@l
  314. mtspr DBAT2L, r4
  315. mtspr DBAT2U, r3
  316. isync
  317. /* IBAT 3 */
  318. addis r4, r0, CONFIG_SYS_IBAT3L@h
  319. ori r4, r4, CONFIG_SYS_IBAT3L@l
  320. addis r3, r0, CONFIG_SYS_IBAT3U@h
  321. ori r3, r3, CONFIG_SYS_IBAT3U@l
  322. mtspr IBAT3L, r4
  323. mtspr IBAT3U, r3
  324. isync
  325. /* DBAT 3 */
  326. addis r4, r0, CONFIG_SYS_DBAT3L@h
  327. ori r4, r4, CONFIG_SYS_DBAT3L@l
  328. addis r3, r0, CONFIG_SYS_DBAT3U@h
  329. ori r3, r3, CONFIG_SYS_DBAT3U@l
  330. mtspr DBAT3L, r4
  331. mtspr DBAT3U, r3
  332. isync
  333. #ifdef CONFIG_HIGH_BATS
  334. /* IBAT 4 */
  335. addis r4, r0, CONFIG_SYS_IBAT4L@h
  336. ori r4, r4, CONFIG_SYS_IBAT4L@l
  337. addis r3, r0, CONFIG_SYS_IBAT4U@h
  338. ori r3, r3, CONFIG_SYS_IBAT4U@l
  339. mtspr IBAT4L, r4
  340. mtspr IBAT4U, r3
  341. isync
  342. /* DBAT 4 */
  343. addis r4, r0, CONFIG_SYS_DBAT4L@h
  344. ori r4, r4, CONFIG_SYS_DBAT4L@l
  345. addis r3, r0, CONFIG_SYS_DBAT4U@h
  346. ori r3, r3, CONFIG_SYS_DBAT4U@l
  347. mtspr DBAT4L, r4
  348. mtspr DBAT4U, r3
  349. isync
  350. /* IBAT 5 */
  351. addis r4, r0, CONFIG_SYS_IBAT5L@h
  352. ori r4, r4, CONFIG_SYS_IBAT5L@l
  353. addis r3, r0, CONFIG_SYS_IBAT5U@h
  354. ori r3, r3, CONFIG_SYS_IBAT5U@l
  355. mtspr IBAT5L, r4
  356. mtspr IBAT5U, r3
  357. isync
  358. /* DBAT 5 */
  359. addis r4, r0, CONFIG_SYS_DBAT5L@h
  360. ori r4, r4, CONFIG_SYS_DBAT5L@l
  361. addis r3, r0, CONFIG_SYS_DBAT5U@h
  362. ori r3, r3, CONFIG_SYS_DBAT5U@l
  363. mtspr DBAT5L, r4
  364. mtspr DBAT5U, r3
  365. isync
  366. /* IBAT 6 */
  367. addis r4, r0, CONFIG_SYS_IBAT6L@h
  368. ori r4, r4, CONFIG_SYS_IBAT6L@l
  369. addis r3, r0, CONFIG_SYS_IBAT6U@h
  370. ori r3, r3, CONFIG_SYS_IBAT6U@l
  371. mtspr IBAT6L, r4
  372. mtspr IBAT6U, r3
  373. isync
  374. /* DBAT 6 */
  375. addis r4, r0, CONFIG_SYS_DBAT6L@h
  376. ori r4, r4, CONFIG_SYS_DBAT6L@l
  377. addis r3, r0, CONFIG_SYS_DBAT6U@h
  378. ori r3, r3, CONFIG_SYS_DBAT6U@l
  379. mtspr DBAT6L, r4
  380. mtspr DBAT6U, r3
  381. isync
  382. /* IBAT 7 */
  383. addis r4, r0, CONFIG_SYS_IBAT7L@h
  384. ori r4, r4, CONFIG_SYS_IBAT7L@l
  385. addis r3, r0, CONFIG_SYS_IBAT7U@h
  386. ori r3, r3, CONFIG_SYS_IBAT7U@l
  387. mtspr IBAT7L, r4
  388. mtspr IBAT7U, r3
  389. isync
  390. /* DBAT 7 */
  391. addis r4, r0, CONFIG_SYS_DBAT7L@h
  392. ori r4, r4, CONFIG_SYS_DBAT7L@l
  393. addis r3, r0, CONFIG_SYS_DBAT7U@h
  394. ori r3, r3, CONFIG_SYS_DBAT7U@l
  395. mtspr DBAT7L, r4
  396. mtspr DBAT7U, r3
  397. isync
  398. #endif
  399. /* bats are done, now invalidate the TLBs */
  400. addis r3, 0, 0x0000
  401. addis r5, 0, 0x4 /* upper bound of 0x00040000 for 7400/750 */
  402. isync
  403. tlblp:
  404. tlbie r3
  405. sync
  406. addi r3, r3, 0x1000
  407. cmp 0, 0, r3, r5
  408. blt tlblp
  409. blr
  410. .globl enable_addr_trans
  411. enable_addr_trans:
  412. /* enable address translation */
  413. mfmsr r5
  414. ori r5, r5, (MSR_IR | MSR_DR)
  415. mtmsr r5
  416. isync
  417. blr
  418. .globl disable_addr_trans
  419. disable_addr_trans:
  420. /* disable address translation */
  421. mflr r4
  422. mfmsr r3
  423. andi. r0, r3, (MSR_IR | MSR_DR)
  424. beqlr
  425. andc r3, r3, r0
  426. mtspr SRR0, r4
  427. mtspr SRR1, r3
  428. rfi
  429. /*
  430. * This code finishes saving the registers to the exception frame
  431. * and jumps to the appropriate handler for the exception.
  432. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  433. */
  434. .globl transfer_to_handler
  435. transfer_to_handler:
  436. stw r22,_NIP(r21)
  437. lis r22,MSR_POW@h
  438. andc r23,r23,r22
  439. stw r23,_MSR(r21)
  440. SAVE_GPR(7, r21)
  441. SAVE_4GPRS(8, r21)
  442. SAVE_8GPRS(12, r21)
  443. SAVE_8GPRS(24, r21)
  444. mflr r23
  445. andi. r24,r23,0x3f00 /* get vector offset */
  446. stw r24,TRAP(r21)
  447. li r22,0
  448. stw r22,RESULT(r21)
  449. mtspr SPRG2,r22 /* r1 is now kernel sp */
  450. lwz r24,0(r23) /* virtual address of handler */
  451. lwz r23,4(r23) /* where to go when done */
  452. mtspr SRR0,r24
  453. mtspr SRR1,r20
  454. mtlr r23
  455. SYNC
  456. rfi /* jump to handler, enable MMU */
  457. int_return:
  458. mfmsr r28 /* Disable interrupts */
  459. li r4,0
  460. ori r4,r4,MSR_EE
  461. andc r28,r28,r4
  462. SYNC /* Some chip revs need this... */
  463. mtmsr r28
  464. SYNC
  465. lwz r2,_CTR(r1)
  466. lwz r0,_LINK(r1)
  467. mtctr r2
  468. mtlr r0
  469. lwz r2,_XER(r1)
  470. lwz r0,_CCR(r1)
  471. mtspr XER,r2
  472. mtcrf 0xFF,r0
  473. REST_10GPRS(3, r1)
  474. REST_10GPRS(13, r1)
  475. REST_8GPRS(23, r1)
  476. REST_GPR(31, r1)
  477. lwz r2,_NIP(r1) /* Restore environment */
  478. lwz r0,_MSR(r1)
  479. mtspr SRR0,r2
  480. mtspr SRR1,r0
  481. lwz r0,GPR0(r1)
  482. lwz r2,GPR2(r1)
  483. lwz r1,GPR1(r1)
  484. SYNC
  485. rfi
  486. .globl dc_read
  487. dc_read:
  488. blr
  489. .globl get_pvr
  490. get_pvr:
  491. mfspr r3, PVR
  492. blr
  493. /*-----------------------------------------------------------------------*/
  494. /*
  495. * void relocate_code (addr_sp, gd, addr_moni)
  496. *
  497. * This "function" does not return, instead it continues in RAM
  498. * after relocating the monitor code.
  499. *
  500. * r3 = dest
  501. * r4 = src
  502. * r5 = length in bytes
  503. * r6 = cachelinesize
  504. */
  505. .globl relocate_code
  506. relocate_code:
  507. mr r1, r3 /* Set new stack pointer */
  508. mr r9, r4 /* Save copy of Global Data pointer */
  509. mr r10, r5 /* Save copy of Destination Address */
  510. GET_GOT
  511. mr r3, r5 /* Destination Address */
  512. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  513. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  514. lwz r5, GOT(__init_end)
  515. sub r5, r5, r4
  516. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  517. /*
  518. * Fix GOT pointer:
  519. *
  520. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  521. *
  522. * Offset:
  523. */
  524. sub r15, r10, r4
  525. /* First our own GOT */
  526. add r12, r12, r15
  527. /* then the one used by the C code */
  528. add r30, r30, r15
  529. /*
  530. * Now relocate code
  531. */
  532. #ifdef CONFIG_ECC
  533. bl board_relocate_rom
  534. sync
  535. mr r3, r10 /* Destination Address */
  536. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  537. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  538. lwz r5, GOT(__init_end)
  539. sub r5, r5, r4
  540. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  541. #else
  542. cmplw cr1,r3,r4
  543. addi r0,r5,3
  544. srwi. r0,r0,2
  545. beq cr1,4f /* In place copy is not necessary */
  546. beq 7f /* Protect against 0 count */
  547. mtctr r0
  548. bge cr1,2f
  549. la r8,-4(r4)
  550. la r7,-4(r3)
  551. 1: lwzu r0,4(r8)
  552. stwu r0,4(r7)
  553. bdnz 1b
  554. b 4f
  555. 2: slwi r0,r0,2
  556. add r8,r4,r0
  557. add r7,r3,r0
  558. 3: lwzu r0,-4(r8)
  559. stwu r0,-4(r7)
  560. bdnz 3b
  561. #endif
  562. /*
  563. * Now flush the cache: note that we must start from a cache aligned
  564. * address. Otherwise we might miss one cache line.
  565. */
  566. 4: cmpwi r6,0
  567. add r5,r3,r5
  568. beq 7f /* Always flush prefetch queue in any case */
  569. subi r0,r6,1
  570. andc r3,r3,r0
  571. mr r4,r3
  572. 5: dcbst 0,r4
  573. add r4,r4,r6
  574. cmplw r4,r5
  575. blt 5b
  576. sync /* Wait for all dcbst to complete on bus */
  577. mr r4,r3
  578. 6: icbi 0,r4
  579. add r4,r4,r6
  580. cmplw r4,r5
  581. blt 6b
  582. 7: sync /* Wait for all icbi to complete on bus */
  583. isync
  584. /*
  585. * We are done. Do not return, instead branch to second part of board
  586. * initialization, now running from RAM.
  587. */
  588. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  589. mtlr r0
  590. blr
  591. in_ram:
  592. #ifdef CONFIG_ECC
  593. bl board_init_ecc
  594. #endif
  595. /*
  596. * Relocation Function, r12 point to got2+0x8000
  597. *
  598. * Adjust got2 pointers, no need to check for 0, this code
  599. * already puts a few entries in the table.
  600. */
  601. li r0,__got2_entries@sectoff@l
  602. la r3,GOT(_GOT2_TABLE_)
  603. lwz r11,GOT(_GOT2_TABLE_)
  604. mtctr r0
  605. sub r11,r3,r11
  606. addi r3,r3,-4
  607. 1: lwzu r0,4(r3)
  608. cmpwi r0,0
  609. beq- 2f
  610. add r0,r0,r11
  611. stw r0,0(r3)
  612. 2: bdnz 1b
  613. /*
  614. * Now adjust the fixups and the pointers to the fixups
  615. * in case we need to move ourselves again.
  616. */
  617. li r0,__fixup_entries@sectoff@l
  618. lwz r3,GOT(_FIXUP_TABLE_)
  619. cmpwi r0,0
  620. mtctr r0
  621. addi r3,r3,-4
  622. beq 4f
  623. 3: lwzu r4,4(r3)
  624. lwzux r0,r4,r11
  625. cmpwi r0,0
  626. add r0,r0,r11
  627. stw r4,0(r3)
  628. beq- 5f
  629. stw r0,0(r4)
  630. 5: bdnz 3b
  631. 4:
  632. /* clear_bss: */
  633. /*
  634. * Now clear BSS segment
  635. */
  636. lwz r3,GOT(__bss_start)
  637. lwz r4,GOT(__bss_end__)
  638. cmplw 0, r3, r4
  639. beq 6f
  640. li r0, 0
  641. 5:
  642. stw r0, 0(r3)
  643. addi r3, r3, 4
  644. cmplw 0, r3, r4
  645. bne 5b
  646. 6:
  647. mr r3, r10 /* Destination Address */
  648. #if defined(CONFIG_DB64360) || \
  649. defined(CONFIG_DB64460) || \
  650. defined(CONFIG_CPCI750) || \
  651. defined(CONFIG_PPMC7XX) || \
  652. defined(CONFIG_P3Mx)
  653. mr r4, r9 /* Use RAM copy of the global data */
  654. #endif
  655. bl after_reloc
  656. /* not reached - end relocate_code */
  657. /*-----------------------------------------------------------------------*/
  658. /*
  659. * Copy exception vector code to low memory
  660. *
  661. * r3: dest_addr
  662. * r7: source address, r8: end address, r9: target address
  663. */
  664. .globl trap_init
  665. trap_init:
  666. mflr r4 /* save link register */
  667. GET_GOT
  668. lwz r7, GOT(_start)
  669. lwz r8, GOT(_end_of_vectors)
  670. li r9, 0x100 /* reset vector always at 0x100 */
  671. cmplw 0, r7, r8
  672. bgelr /* return if r7>=r8 - just in case */
  673. 1:
  674. lwz r0, 0(r7)
  675. stw r0, 0(r9)
  676. addi r7, r7, 4
  677. addi r9, r9, 4
  678. cmplw 0, r7, r8
  679. bne 1b
  680. /*
  681. * relocate `hdlr' and `int_return' entries
  682. */
  683. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  684. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  685. 2:
  686. bl trap_reloc
  687. addi r7, r7, 0x100 /* next exception vector */
  688. cmplw 0, r7, r8
  689. blt 2b
  690. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  691. bl trap_reloc
  692. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  693. bl trap_reloc
  694. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  695. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  696. 3:
  697. bl trap_reloc
  698. addi r7, r7, 0x100 /* next exception vector */
  699. cmplw 0, r7, r8
  700. blt 3b
  701. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  702. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  703. 4:
  704. bl trap_reloc
  705. addi r7, r7, 0x100 /* next exception vector */
  706. cmplw 0, r7, r8
  707. blt 4b
  708. /* enable execptions from RAM vectors */
  709. mfmsr r7
  710. li r8,MSR_IP
  711. andc r7,r7,r8
  712. mtmsr r7
  713. mtlr r4 /* restore link register */
  714. blr
  715. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  716. lock_ram_in_cache:
  717. /* Allocate Initial RAM in data cache.
  718. */
  719. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  720. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  721. li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
  722. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  723. mtctr r4
  724. 1:
  725. dcbz r0, r3
  726. addi r3, r3, 32
  727. bdnz 1b
  728. /* Lock the data cache */
  729. mfspr r0, HID0
  730. ori r0, r0, 0x1000
  731. sync
  732. mtspr HID0, r0
  733. sync
  734. blr
  735. .globl unlock_ram_in_cache
  736. unlock_ram_in_cache:
  737. /* invalidate the INIT_RAM section */
  738. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  739. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  740. li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
  741. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  742. mtctr r4
  743. 1: icbi r0, r3
  744. addi r3, r3, 32
  745. bdnz 1b
  746. sync /* Wait for all icbi to complete on bus */
  747. isync
  748. /* Unlock the data cache and invalidate it */
  749. mfspr r0, HID0
  750. li r3,0x1000
  751. andc r0,r0,r3
  752. li r3,0x0400
  753. or r0,r0,r3
  754. sync
  755. mtspr HID0, r0
  756. sync
  757. blr
  758. #endif