cache.h 2.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465
  1. /*
  2. * Copyright (C) 2011 Andes Technology Corporation
  3. * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
  4. * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _ASM_CACHE_H
  25. #define _ASM_CACHE_H
  26. /* cache */
  27. int icache_status(void);
  28. void icache_enable(void);
  29. void icache_disable(void);
  30. int dcache_status(void);
  31. void dcache_enable(void);
  32. void dcache_disable(void);
  33. #define DEFINE_GET_SYS_REG(reg) \
  34. static inline unsigned long GET_##reg(void) \
  35. { \
  36. unsigned long val; \
  37. __asm__ volatile ( \
  38. "mfsr %0, $"#reg : "=&r" (val) : : "memory" \
  39. ); \
  40. return val; \
  41. }
  42. enum cache_t {ICACHE, DCACHE};
  43. DEFINE_GET_SYS_REG(ICM_CFG);
  44. DEFINE_GET_SYS_REG(DCM_CFG);
  45. #define ICM_CFG_OFF_ISZ 6 /* I-cache line size */
  46. #define ICM_CFG_MSK_ISZ (0x7UL << ICM_CFG_OFF_ISZ)
  47. #define DCM_CFG_OFF_DSZ 6 /* D-cache line size */
  48. #define DCM_CFG_MSK_DSZ (0x7UL << DCM_CFG_OFF_DSZ)
  49. /*
  50. * The current upper bound for NDS32 L1 data cache line sizes is 32 bytes.
  51. * We use that value for aligning DMA buffers unless the board config has
  52. * specified an alternate cache line size.
  53. */
  54. #ifdef CONFIG_SYS_CACHELINE_SIZE
  55. #define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE
  56. #else
  57. #define ARCH_DMA_MINALIGN 32
  58. #endif
  59. #endif /* _ASM_CACHE_H */