reset.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /*
  2. * reset.c - logic for resetting the cpu
  3. *
  4. * Copyright (c) 2005-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <common.h>
  9. #include <command.h>
  10. #include <asm/blackfin.h>
  11. #include <asm/mach-common/bits/bootrom.h>
  12. #include "cpu.h"
  13. /* A system soft reset makes external memory unusable so force
  14. * this function into L1. We use the compiler ssync here rather
  15. * than SSYNC() because it's safe (no interrupts and such) and
  16. * we save some L1. We do not need to force sanity in the SYSCR
  17. * register as the BMODE selection bit is cleared by the soft
  18. * reset while the Core B bit (on dual core parts) is cleared by
  19. * the core reset.
  20. */
  21. __attribute__ ((__l1_text__, __noreturn__))
  22. static void bfin_reset(void)
  23. {
  24. /* Wait for completion of "system" events such as cache line
  25. * line fills so that we avoid infinite stalls later on as
  26. * much as possible. This code is in L1, so it won't trigger
  27. * any such event after this point in time.
  28. */
  29. __builtin_bfin_ssync();
  30. /* Initiate System software reset. */
  31. bfin_write_SWRST(0x7);
  32. /* Due to the way reset is handled in the hardware, we need
  33. * to delay for 10 SCLKS. The only reliable way to do this is
  34. * to calculate the CCLK/SCLK ratio and multiply 10. For now,
  35. * we'll assume worse case which is a 1:15 ratio.
  36. */
  37. asm(
  38. "LSETUP (1f, 1f) LC0 = %0\n"
  39. "1: nop;"
  40. :
  41. : "a" (15 * 10)
  42. : "LC0", "LB0", "LT0"
  43. );
  44. /* Clear System software reset */
  45. bfin_write_SWRST(0);
  46. /* The BF526 ROM will crash during reset */
  47. #if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__)
  48. /* Seems to be fixed with newer parts though ... */
  49. if (__SILICON_REVISION__ < 1 && bfin_revid() < 1)
  50. bfin_read_SWRST();
  51. #endif
  52. /* Wait for the SWRST write to complete. Cannot rely on SSYNC
  53. * though as the System state is all reset now.
  54. */
  55. asm(
  56. "LSETUP (1f, 1f) LC1 = %0\n"
  57. "1: nop;"
  58. :
  59. : "a" (15 * 1)
  60. : "LC1", "LB1", "LT1"
  61. );
  62. while (1)
  63. /* Issue core reset */
  64. asm("raise 1");
  65. }
  66. /* We need to trampoline ourselves up into L1 since our linker
  67. * does not have relaxtion support and will only generate a
  68. * PC relative call with a 25 bit immediate. This is not enough
  69. * to get us from the top of SDRAM into L1.
  70. */
  71. int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  72. {
  73. if (board_reset)
  74. board_reset();
  75. if (ANOMALY_05000353 || ANOMALY_05000386)
  76. while (1)
  77. asm("jump (%0);" : : "a" (bfin_reset));
  78. else
  79. bfrom_SoftReset((void *)(L1_SRAM_SCRATCH_END - 20));
  80. return 0;
  81. }