cpu.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. * U-boot - cpu.c CPU specific functions
  3. *
  4. * Copyright (c) 2005-2008 Analog Devices Inc.
  5. *
  6. * (C) Copyright 2000-2004
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * Licensed under the GPL-2 or later.
  10. */
  11. #include <common.h>
  12. #include <command.h>
  13. #include <asm/blackfin.h>
  14. #include <asm/cplb.h>
  15. #include <asm/mach-common/bits/core.h>
  16. #include <asm/mach-common/bits/ebiu.h>
  17. #include <asm/mach-common/bits/trace.h>
  18. #include "cpu.h"
  19. #include "serial.h"
  20. #include "initcode.h"
  21. ulong bfin_poweron_retx;
  22. __attribute__ ((__noreturn__))
  23. void cpu_init_f(ulong bootflag, ulong loaded_from_ldr)
  24. {
  25. #ifndef CONFIG_BFIN_BOOTROM_USES_EVT1
  26. /* Build a NOP slide over the LDR jump block. Whee! */
  27. char nops[0xC];
  28. serial_early_puts("NOP Slide\n");
  29. memset(nops, 0x00, sizeof(nops));
  30. memcpy((void *)L1_INST_SRAM, nops, sizeof(nops));
  31. #endif
  32. if (!loaded_from_ldr) {
  33. /* Relocate sections into L1 if the LDR didn't do it -- don't
  34. * check length because the linker script does the size
  35. * checking at build time.
  36. */
  37. serial_early_puts("L1 Relocate\n");
  38. extern char _stext_l1[], _text_l1_lma[], _text_l1_len[];
  39. memcpy(&_stext_l1, &_text_l1_lma, (unsigned long)_text_l1_len);
  40. extern char _sdata_l1[], _data_l1_lma[], _data_l1_len[];
  41. memcpy(&_sdata_l1, &_data_l1_lma, (unsigned long)_data_l1_len);
  42. }
  43. /*
  44. * Make sure our async settings are committed. Some bootroms
  45. * (like the BF537) will reset some registers on us after it
  46. * has finished loading the LDR. Or if we're booting over
  47. * JTAG, the initcode never got a chance to run. Or if we
  48. * aren't booting from parallel flash, the initcode skipped
  49. * this step completely.
  50. */
  51. program_async_controller(NULL);
  52. /* Save RETX so we can pass it while booting Linux */
  53. bfin_poweron_retx = bootflag;
  54. #ifdef CONFIG_DEBUG_DUMP
  55. /* Turn on hardware trace buffer */
  56. bfin_write_TBUFCTL(TBUFPWR | TBUFEN);
  57. #endif
  58. #ifndef CONFIG_PANIC_HANG
  59. /* Reset upon a double exception rather than just hanging.
  60. * Do not do bfin_read on SWRST as that will reset status bits.
  61. */
  62. bfin_write_SWRST(DOUBLE_FAULT);
  63. #endif
  64. serial_early_puts("Board init flash\n");
  65. board_init_f(bootflag);
  66. }
  67. int exception_init(void)
  68. {
  69. bfin_write_EVT3(trap);
  70. return 0;
  71. }
  72. int irq_init(void)
  73. {
  74. #ifdef SIC_IMASK0
  75. bfin_write_SIC_IMASK0(0);
  76. bfin_write_SIC_IMASK1(0);
  77. # ifdef SIC_IMASK2
  78. bfin_write_SIC_IMASK2(0);
  79. # endif
  80. #elif defined(SICA_IMASK0)
  81. bfin_write_SICA_IMASK0(0);
  82. bfin_write_SICA_IMASK1(0);
  83. #else
  84. bfin_write_SIC_IMASK(0);
  85. #endif
  86. /* Set up a dummy NMI handler if needed. */
  87. if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS || ANOMALY_05000219)
  88. bfin_write_EVT2(evt_nmi); /* NMI */
  89. bfin_write_EVT5(evt_default); /* hardware error */
  90. bfin_write_EVT6(evt_default); /* core timer */
  91. bfin_write_EVT7(evt_default);
  92. bfin_write_EVT8(evt_default);
  93. bfin_write_EVT9(evt_default);
  94. bfin_write_EVT10(evt_default);
  95. bfin_write_EVT11(evt_default);
  96. bfin_write_EVT12(evt_default);
  97. bfin_write_EVT13(evt_default);
  98. bfin_write_EVT14(evt_default);
  99. bfin_write_EVT15(evt_default);
  100. bfin_write_ILAT(0);
  101. CSYNC();
  102. /* enable hardware error irq */
  103. irq_flags = 0x3f;
  104. local_irq_enable();
  105. return 0;
  106. }