at91sam9261.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9261.h]
  3. *
  4. * Copyright (C) SAN People
  5. * (C) Copyright 2010
  6. * Reinhard Meyer, EMK Elektronik, reinhard.meyer@emk-elektronik.de
  7. *
  8. * Definitions for the SoCs:
  9. * AT91SAM9261, AT91SAM9G10
  10. *
  11. * Note that those SoCs are mostly software and pin compatible,
  12. * therefore this file applies to all of them. Differences between
  13. * those SoCs are concentrated at the end of this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. */
  20. #ifndef AT91SAM9261_H
  21. #define AT91SAM9261_H
  22. /*
  23. * defines to be used in other places
  24. */
  25. #define CONFIG_ARM926EJS /* ARM926EJS Core */
  26. #define CONFIG_AT91FAMILY /* it's a member of AT91 */
  27. /*
  28. * Peripheral identifiers/interrupts.
  29. */
  30. #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
  31. #define ATMEL_ID_SYS 1 /* System Peripherals */
  32. #define ATMEL_ID_PIOA 2 /* Parallel IO Controller A */
  33. #define ATMEL_ID_PIOB 3 /* Parallel IO Controller B */
  34. #define ATMEL_ID_PIOC 4 /* Parallel IO Controller C */
  35. /* Reserved: 5 */
  36. #define ATMEL_ID_USART0 6 /* USART 0 */
  37. #define ATMEL_ID_USART1 7 /* USART 1 */
  38. #define ATMEL_ID_USART2 8 /* USART 2 */
  39. #define ATMEL_ID_MCI 9 /* Multimedia Card Interface */
  40. #define ATMEL_ID_UDP 10 /* USB Device Port */
  41. #define ATMEL_ID_TWI0 11 /* Two-Wire Interface 0 */
  42. #define ATMEL_ID_SPI0 12 /* Serial Peripheral Interface 0 */
  43. #define ATMEL_ID_SPI1 13 /* Serial Peripheral Interface 1 */
  44. #define ATMEL_ID_SSC0 14 /* Serial Synchronous Controller 0 */
  45. #define ATMEL_ID_SSC1 15 /* Serial Synchronous Controller 1 */
  46. #define ATMEL_ID_SSC2 16 /* Serial Synchronous Controller 2 */
  47. #define ATMEL_ID_TC0 17 /* Timer Counter 0 */
  48. #define ATMEL_ID_TC1 18 /* Timer Counter 1 */
  49. #define ATMEL_ID_TC2 19 /* Timer Counter 2 */
  50. #define ATMEL_ID_UHP 20 /* USB Host port */
  51. #define ATMEL_ID_LCDC 21 /* LDC Controller */
  52. /* Reserved: 22-28 */
  53. #define ATMEL_ID_IRQ0 29 /* Advanced Interrupt Controller (IRQ0) */
  54. #define ATMEL_ID_IRQ1 30 /* Advanced Interrupt Controller (IRQ1) */
  55. #define ATMEL_ID_IRQ2 31 /* Advanced Interrupt Controller (IRQ2) */
  56. /*
  57. * User Peripherals physical base addresses.
  58. */
  59. #define ATMEL_BASE_TCB0 0xfffa0000
  60. #define ATMEL_BASE_TC0 0xfffa0000
  61. #define ATMEL_BASE_TC1 0xfffa0040
  62. #define ATMEL_BASE_TC2 0xfffa0080
  63. #define ATMEL_BASE_UDP0 0xfffa4000
  64. #define ATMEL_BASE_MCI 0xfffa8000
  65. #define ATMEL_BASE_TWI0 0xfffac000
  66. #define ATMEL_BASE_USART0 0xfffb0000
  67. #define ATMEL_BASE_USART1 0xfffb4000
  68. #define ATMEL_BASE_USART2 0xfffb8000
  69. #define ATMEL_BASE_SSC0 0xfffbc000
  70. #define ATMEL_BASE_SSC1 0xfffc0000
  71. #define ATMEL_BASE_SSC2 0xfffc4000
  72. #define ATMEL_BASE_SPI0 0xfffc8000
  73. #define ATMEL_BASE_SPI1 0xfffcc000
  74. /* Reserved: 0xfffc4000 - 0xffffe9ff */
  75. /*
  76. * System Peripherals physical base addresses.
  77. */
  78. #define ATMEL_BASE_SYS 0xffffea00
  79. #define ATMEL_BASE_SDRAMC 0xffffea00
  80. #define ATMEL_BASE_SMC 0xffffec00
  81. #define ATMEL_BASE_MATRIX 0xffffee00
  82. #define ATMEL_BASE_AIC 0xfffff000
  83. #define ATMEL_BASE_DBGU 0xfffff200
  84. #define ATMEL_BASE_PIOA 0xfffff400
  85. #define ATMEL_BASE_PIOB 0xfffff600
  86. #define ATMEL_BASE_PIOC 0xfffff800
  87. #define ATMEL_BASE_PMC 0xfffffc00
  88. #define ATMEL_BASE_RSTC 0xfffffd00
  89. #define ATMEL_BASE_SHDWN 0xfffffd10
  90. #define ATMEL_BASE_RTT 0xfffffd20
  91. #define ATMEL_BASE_PIT 0xfffffd30
  92. #define ATMEL_BASE_WDT 0xfffffd40
  93. #define ATMEL_BASE_GPBR 0xfffffd50
  94. /*
  95. * Internal Memory common on all these SoCs
  96. */
  97. #define ATMEL_BASE_SRAM 0x00300000 /* Internal SRAM base address */
  98. #define ATMEL_SIZE_SRAM 0x00028000 /* Internal SRAM size (160Kb) */
  99. #define ATMEL_BASE_ROM 0x00400000 /* Internal ROM base address */
  100. #define ATMEL_SIZE_ROM 0x00008000 /* Internal ROM size (32Kb) */
  101. #define ATMEL_BASE_UHP 0x00500000 /* USB Host controller */
  102. #define ATMEL_BASE_LCDC 0x00600000 /* LDC controller */
  103. /*
  104. * External memory
  105. */
  106. #define ATMEL_BASE_CS0 0x10000000 /* typically NOR */
  107. #define ATMEL_BASE_CS1 0x20000000 /* SDRAM */
  108. #define ATMEL_BASE_CS2 0x30000000
  109. #define ATMEL_BASE_CS3 0x40000000 /* typically NAND */
  110. #define ATMEL_BASE_CS4 0x50000000
  111. #define ATMEL_BASE_CS5 0x60000000
  112. #define ATMEL_BASE_CS6 0x70000000
  113. #define ATMEL_BASE_CS7 0x80000000
  114. /*
  115. * Other misc defines
  116. */
  117. #define ATMEL_PIO_PORTS 3 /* theese SoCs have 3 PIO */
  118. #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP
  119. #define ATMEL_BASE_PIO ATMEL_BASE_PIOA
  120. /*
  121. * SoC specific defines
  122. */
  123. #if defined(CONFIG_AT91SAM9261)
  124. # define ATMEL_CPU_NAME "AT91SAM9261"
  125. #elif defined(CONFIG_AT91SAM9G10)
  126. # define ATMEL_CPU_NAME "AT91SAM9G10"
  127. #endif
  128. #endif