start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. #ifdef CONFIG_SPL_BUILD
  44. _undefined_instruction: .word _undefined_instruction
  45. _software_interrupt: .word _software_interrupt
  46. _prefetch_abort: .word _prefetch_abort
  47. _data_abort: .word _data_abort
  48. _not_used: .word _not_used
  49. _irq: .word _irq
  50. _fiq: .word _fiq
  51. _pad: .word 0x12345678 /* now 16*4=64 */
  52. #else
  53. _undefined_instruction: .word undefined_instruction
  54. _software_interrupt: .word software_interrupt
  55. _prefetch_abort: .word prefetch_abort
  56. _data_abort: .word data_abort
  57. _not_used: .word not_used
  58. _irq: .word irq
  59. _fiq: .word fiq
  60. _pad: .word 0x12345678 /* now 16*4=64 */
  61. #endif /* CONFIG_SPL_BUILD */
  62. .global _end_vect
  63. _end_vect:
  64. .balignl 16,0xdeadbeef
  65. /*************************************************************************
  66. *
  67. * Startup Code (reset vector)
  68. *
  69. * do important init only if we don't start from memory!
  70. * setup Memory and board specific bits prior to relocation.
  71. * relocate armboot to ram
  72. * setup stack
  73. *
  74. *************************************************************************/
  75. .globl _TEXT_BASE
  76. _TEXT_BASE:
  77. .word CONFIG_SYS_TEXT_BASE
  78. #ifdef CONFIG_TEGRA2
  79. /*
  80. * Tegra2 uses 2 separate CPUs - the AVP (ARM7TDMI) and the CPU (dual A9s).
  81. * U-Boot runs on the AVP first, setting things up for the CPU (PLLs,
  82. * muxes, clocks, clamps, etc.). Then the AVP halts, and expects the CPU
  83. * to pick up its reset vector, which points here.
  84. */
  85. .globl _armboot_start
  86. _armboot_start:
  87. .word _start
  88. #endif
  89. /*
  90. * These are defined in the board-specific linker script.
  91. */
  92. .globl _bss_start_ofs
  93. _bss_start_ofs:
  94. .word __bss_start - _start
  95. .global _image_copy_end_ofs
  96. _image_copy_end_ofs:
  97. .word __image_copy_end - _start
  98. .globl _bss_end_ofs
  99. _bss_end_ofs:
  100. .word __bss_end__ - _start
  101. .globl _end_ofs
  102. _end_ofs:
  103. .word _end - _start
  104. #ifdef CONFIG_USE_IRQ
  105. /* IRQ stack memory (calculated at run-time) */
  106. .globl IRQ_STACK_START
  107. IRQ_STACK_START:
  108. .word 0x0badc0de
  109. /* IRQ stack memory (calculated at run-time) */
  110. .globl FIQ_STACK_START
  111. FIQ_STACK_START:
  112. .word 0x0badc0de
  113. #endif
  114. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  115. .globl IRQ_STACK_START_IN
  116. IRQ_STACK_START_IN:
  117. .word 0x0badc0de
  118. /*
  119. * the actual reset code
  120. */
  121. reset:
  122. bl save_boot_params
  123. /*
  124. * set the cpu to SVC32 mode
  125. */
  126. mrs r0, cpsr
  127. bic r0, r0, #0x1f
  128. orr r0, r0, #0xd3
  129. msr cpsr,r0
  130. #if defined(CONFIG_OMAP34XX)
  131. /* Copy vectors to mask ROM indirect addr */
  132. adr r0, _start @ r0 <- current position of code
  133. add r0, r0, #4 @ skip reset vector
  134. mov r2, #64 @ r2 <- size to copy
  135. add r2, r0, r2 @ r2 <- source end address
  136. mov r1, #SRAM_OFFSET0 @ build vect addr
  137. mov r3, #SRAM_OFFSET1
  138. add r1, r1, r3
  139. mov r3, #SRAM_OFFSET2
  140. add r1, r1, r3
  141. next:
  142. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  143. stmia r1!, {r3 - r10} @ copy to target address [r1]
  144. cmp r0, r2 @ until source end address [r2]
  145. bne next @ loop until equal */
  146. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  147. /* No need to copy/exec the clock code - DPLL adjust already done
  148. * in NAND/oneNAND Boot.
  149. */
  150. bl cpy_clk_code @ put dpll adjust code behind vectors
  151. #endif /* NAND Boot */
  152. #endif
  153. /* the mask ROM code should have PLL and others stable */
  154. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  155. bl cpu_init_crit
  156. #endif
  157. /* Set stackpointer in internal RAM to call board_init_f */
  158. call_board_init_f:
  159. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  160. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  161. ldr r0,=0x00000000
  162. bl board_init_f
  163. /*------------------------------------------------------------------------------*/
  164. /*
  165. * void relocate_code (addr_sp, gd, addr_moni)
  166. *
  167. * This "function" does not return, instead it continues in RAM
  168. * after relocating the monitor code.
  169. *
  170. */
  171. .globl relocate_code
  172. relocate_code:
  173. mov r4, r0 /* save addr_sp */
  174. mov r5, r1 /* save addr of gd */
  175. mov r6, r2 /* save addr of destination */
  176. /* Set up the stack */
  177. stack_setup:
  178. mov sp, r4
  179. adr r0, _start
  180. cmp r0, r6
  181. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  182. beq clear_bss /* skip relocation */
  183. mov r1, r6 /* r1 <- scratch for copy_loop */
  184. ldr r3, _image_copy_end_ofs
  185. add r2, r0, r3 /* r2 <- source end address */
  186. copy_loop:
  187. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  188. stmia r1!, {r9-r10} /* copy to target address [r1] */
  189. cmp r0, r2 /* until source end address [r2] */
  190. blo copy_loop
  191. #ifndef CONFIG_SPL_BUILD
  192. /*
  193. * fix .rel.dyn relocations
  194. */
  195. ldr r0, _TEXT_BASE /* r0 <- Text base */
  196. sub r9, r6, r0 /* r9 <- relocation offset */
  197. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  198. add r10, r10, r0 /* r10 <- sym table in FLASH */
  199. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  200. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  201. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  202. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  203. fixloop:
  204. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  205. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  206. ldr r1, [r2, #4]
  207. and r7, r1, #0xff
  208. cmp r7, #23 /* relative fixup? */
  209. beq fixrel
  210. cmp r7, #2 /* absolute fixup? */
  211. beq fixabs
  212. /* ignore unknown type of fixup */
  213. b fixnext
  214. fixabs:
  215. /* absolute fix: set location to (offset) symbol value */
  216. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  217. add r1, r10, r1 /* r1 <- address of symbol in table */
  218. ldr r1, [r1, #4] /* r1 <- symbol value */
  219. add r1, r1, r9 /* r1 <- relocated sym addr */
  220. b fixnext
  221. fixrel:
  222. /* relative fix: increase location by offset */
  223. ldr r1, [r0]
  224. add r1, r1, r9
  225. fixnext:
  226. str r1, [r0]
  227. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  228. cmp r2, r3
  229. blo fixloop
  230. b clear_bss
  231. _rel_dyn_start_ofs:
  232. .word __rel_dyn_start - _start
  233. _rel_dyn_end_ofs:
  234. .word __rel_dyn_end - _start
  235. _dynsym_start_ofs:
  236. .word __dynsym_start - _start
  237. #endif /* #ifndef CONFIG_SPL_BUILD */
  238. clear_bss:
  239. #ifdef CONFIG_SPL_BUILD
  240. /* No relocation for SPL */
  241. ldr r0, =__bss_start
  242. ldr r1, =__bss_end__
  243. #else
  244. ldr r0, _bss_start_ofs
  245. ldr r1, _bss_end_ofs
  246. mov r4, r6 /* reloc addr */
  247. add r0, r0, r4
  248. add r1, r1, r4
  249. #endif
  250. mov r2, #0x00000000 /* clear */
  251. clbss_l:str r2, [r0] /* clear loop... */
  252. add r0, r0, #4
  253. cmp r0, r1
  254. bne clbss_l
  255. /*
  256. * We are done. Do not return, instead branch to second part of board
  257. * initialization, now running from RAM.
  258. */
  259. jump_2_ram:
  260. /*
  261. * If I-cache is enabled invalidate it
  262. */
  263. #ifndef CONFIG_SYS_ICACHE_OFF
  264. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  265. mcr p15, 0, r0, c7, c10, 4 @ DSB
  266. mcr p15, 0, r0, c7, c5, 4 @ ISB
  267. #endif
  268. ldr r0, _board_init_r_ofs
  269. adr r1, _start
  270. add lr, r0, r1
  271. add lr, lr, r9
  272. /* setup parameters for board_init_r */
  273. mov r0, r5 /* gd_t */
  274. mov r1, r6 /* dest_addr */
  275. /* jump to it ... */
  276. mov pc, lr
  277. _board_init_r_ofs:
  278. .word board_init_r - _start
  279. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  280. /*************************************************************************
  281. *
  282. * CPU_init_critical registers
  283. *
  284. * setup important registers
  285. * setup memory timing
  286. *
  287. *************************************************************************/
  288. cpu_init_crit:
  289. /*
  290. * Invalidate L1 I/D
  291. */
  292. mov r0, #0 @ set up for MCR
  293. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  294. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  295. mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
  296. mcr p15, 0, r0, c7, c10, 4 @ DSB
  297. mcr p15, 0, r0, c7, c5, 4 @ ISB
  298. /*
  299. * disable MMU stuff and caches
  300. */
  301. mrc p15, 0, r0, c1, c0, 0
  302. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  303. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  304. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  305. orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
  306. #ifdef CONFIG_SYS_ICACHE_OFF
  307. bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
  308. #else
  309. orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
  310. #endif
  311. mcr p15, 0, r0, c1, c0, 0
  312. /*
  313. * Jump to board specific initialization...
  314. * The Mask ROM will have already initialized
  315. * basic memory. Go here to bump up clock rate and handle
  316. * wake up conditions.
  317. */
  318. mov ip, lr @ persevere link reg across call
  319. bl lowlevel_init @ go setup pll,mux,memory
  320. mov lr, ip @ restore link
  321. mov pc, lr @ back to my caller
  322. #endif
  323. #ifndef CONFIG_SPL_BUILD
  324. /*
  325. *************************************************************************
  326. *
  327. * Interrupt handling
  328. *
  329. *************************************************************************
  330. */
  331. @
  332. @ IRQ stack frame.
  333. @
  334. #define S_FRAME_SIZE 72
  335. #define S_OLD_R0 68
  336. #define S_PSR 64
  337. #define S_PC 60
  338. #define S_LR 56
  339. #define S_SP 52
  340. #define S_IP 48
  341. #define S_FP 44
  342. #define S_R10 40
  343. #define S_R9 36
  344. #define S_R8 32
  345. #define S_R7 28
  346. #define S_R6 24
  347. #define S_R5 20
  348. #define S_R4 16
  349. #define S_R3 12
  350. #define S_R2 8
  351. #define S_R1 4
  352. #define S_R0 0
  353. #define MODE_SVC 0x13
  354. #define I_BIT 0x80
  355. /*
  356. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  357. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  358. */
  359. .macro bad_save_user_regs
  360. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  361. @ user stack
  362. stmia sp, {r0 - r12} @ Save user registers (now in
  363. @ svc mode) r0-r12
  364. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  365. @ stack
  366. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  367. @ and cpsr (into parm regs)
  368. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  369. add r5, sp, #S_SP
  370. mov r1, lr
  371. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  372. mov r0, sp @ save current stack into r0
  373. @ (param register)
  374. .endm
  375. .macro irq_save_user_regs
  376. sub sp, sp, #S_FRAME_SIZE
  377. stmia sp, {r0 - r12} @ Calling r0-r12
  378. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  379. @ a reserved stack spot would
  380. @ be good.
  381. stmdb r8, {sp, lr}^ @ Calling SP, LR
  382. str lr, [r8, #0] @ Save calling PC
  383. mrs r6, spsr
  384. str r6, [r8, #4] @ Save CPSR
  385. str r0, [r8, #8] @ Save OLD_R0
  386. mov r0, sp
  387. .endm
  388. .macro irq_restore_user_regs
  389. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  390. mov r0, r0
  391. ldr lr, [sp, #S_PC] @ Get PC
  392. add sp, sp, #S_FRAME_SIZE
  393. subs pc, lr, #4 @ return & move spsr_svc into
  394. @ cpsr
  395. .endm
  396. .macro get_bad_stack
  397. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  398. @ in banked mode)
  399. str lr, [r13] @ save caller lr in position 0
  400. @ of saved stack
  401. mrs lr, spsr @ get the spsr
  402. str lr, [r13, #4] @ save spsr in position 1 of
  403. @ saved stack
  404. mov r13, #MODE_SVC @ prepare SVC-Mode
  405. @ msr spsr_c, r13
  406. msr spsr, r13 @ switch modes, make sure
  407. @ moves will execute
  408. mov lr, pc @ capture return pc
  409. movs pc, lr @ jump to next instruction &
  410. @ switch modes.
  411. .endm
  412. .macro get_bad_stack_swi
  413. sub r13, r13, #4 @ space on current stack for
  414. @ scratch reg.
  415. str r0, [r13] @ save R0's value.
  416. ldr r0, IRQ_STACK_START_IN @ get data regions start
  417. @ spots for abort stack
  418. str lr, [r0] @ save caller lr in position 0
  419. @ of saved stack
  420. mrs r0, spsr @ get the spsr
  421. str lr, [r0, #4] @ save spsr in position 1 of
  422. @ saved stack
  423. ldr r0, [r13] @ restore r0
  424. add r13, r13, #4 @ pop stack entry
  425. .endm
  426. .macro get_irq_stack @ setup IRQ stack
  427. ldr sp, IRQ_STACK_START
  428. .endm
  429. .macro get_fiq_stack @ setup FIQ stack
  430. ldr sp, FIQ_STACK_START
  431. .endm
  432. /*
  433. * exception handlers
  434. */
  435. .align 5
  436. undefined_instruction:
  437. get_bad_stack
  438. bad_save_user_regs
  439. bl do_undefined_instruction
  440. .align 5
  441. software_interrupt:
  442. get_bad_stack_swi
  443. bad_save_user_regs
  444. bl do_software_interrupt
  445. .align 5
  446. prefetch_abort:
  447. get_bad_stack
  448. bad_save_user_regs
  449. bl do_prefetch_abort
  450. .align 5
  451. data_abort:
  452. get_bad_stack
  453. bad_save_user_regs
  454. bl do_data_abort
  455. .align 5
  456. not_used:
  457. get_bad_stack
  458. bad_save_user_regs
  459. bl do_not_used
  460. #ifdef CONFIG_USE_IRQ
  461. .align 5
  462. irq:
  463. get_irq_stack
  464. irq_save_user_regs
  465. bl do_irq
  466. irq_restore_user_regs
  467. .align 5
  468. fiq:
  469. get_fiq_stack
  470. /* someone ought to write a more effective fiq_save_user_regs */
  471. irq_save_user_regs
  472. bl do_fiq
  473. irq_restore_user_regs
  474. #else
  475. .align 5
  476. irq:
  477. get_bad_stack
  478. bad_save_user_regs
  479. bl do_irq
  480. .align 5
  481. fiq:
  482. get_bad_stack
  483. bad_save_user_regs
  484. bl do_fiq
  485. #endif /* CONFIG_USE_IRQ */
  486. #endif /* CONFIG_SPL_BUILD */