omap4_mux_data.h 3.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments Incorporated, <www.ti.com>
  4. *
  5. * Balaji Krishnamoorthy <balajitk@ti.com>
  6. * Aneesh V <aneesh@ti.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef _OMAP4_MUX_DATA_H_
  27. #define _OMAP4_MUX_DATA_H_
  28. #include <asm/arch/mux_omap4.h>
  29. const struct pad_conf_entry core_padconf_array_essential[] = {
  30. {GPMC_AD0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat0 */
  31. {GPMC_AD1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat1 */
  32. {GPMC_AD2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat2 */
  33. {GPMC_AD3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat3 */
  34. {GPMC_AD4, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat4 */
  35. {GPMC_AD5, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat5 */
  36. {GPMC_AD6, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat6 */
  37. {GPMC_AD7, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat7 */
  38. {GPMC_NOE, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M1)}, /* sdmmc2_clk */
  39. {GPMC_NWE, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_cmd */
  40. {SDMMC1_CLK, (PTU | OFF_EN | OFF_OUT_PTD | M0)}, /* sdmmc1_clk */
  41. {SDMMC1_CMD, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_cmd */
  42. {SDMMC1_DAT0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat0 */
  43. {SDMMC1_DAT1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat1 */
  44. {SDMMC1_DAT2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat2 */
  45. {SDMMC1_DAT3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat3 */
  46. {SDMMC1_DAT4, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat4 */
  47. {SDMMC1_DAT5, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat5 */
  48. {SDMMC1_DAT6, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat6 */
  49. {SDMMC1_DAT7, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat7 */
  50. {I2C1_SCL, (PTU | IEN | M0)}, /* i2c1_scl */
  51. {I2C1_SDA, (PTU | IEN | M0)}, /* i2c1_sda */
  52. {I2C2_SCL, (PTU | IEN | M0)}, /* i2c2_scl */
  53. {I2C2_SDA, (PTU | IEN | M0)}, /* i2c2_sda */
  54. {I2C3_SCL, (PTU | IEN | M0)}, /* i2c3_scl */
  55. {I2C3_SDA, (PTU | IEN | M0)}, /* i2c3_sda */
  56. {I2C4_SCL, (PTU | IEN | M0)}, /* i2c4_scl */
  57. {I2C4_SDA, (PTU | IEN | M0)}, /* i2c4_sda */
  58. {UART3_CTS_RCTX, (PTU | IEN | M0)}, /* uart3_tx */
  59. {UART3_RTS_SD, (M0)}, /* uart3_rts_sd */
  60. {UART3_RX_IRRX, (IEN | M0)}, /* uart3_rx */
  61. {UART3_TX_IRTX, (M0)} /* uart3_tx */
  62. };
  63. const struct pad_conf_entry wkup_padconf_array_essential[] = {
  64. {PAD1_SR_SCL, (PTU | IEN | M0)}, /* sr_scl */
  65. {PAD0_SR_SDA, (PTU | IEN | M0)}, /* sr_sda */
  66. {PAD1_SYS_32K, (IEN | M0)} /* sys_32k */
  67. };
  68. const struct pad_conf_entry wkup_padconf_array_essential_4460[] = {
  69. {PAD1_FREF_CLK4_REQ, (M3)}, /* gpio_wk7, TPS */
  70. };
  71. #endif /* _OMAP4_MUX_DATA_H_ */