emif4.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * emif4.c
  3. *
  4. * AM33XX emif4 configuration file
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/ddr_defs.h>
  21. #include <asm/arch/hardware.h>
  22. #include <asm/arch/clock.h>
  23. #include <asm/io.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. struct ddr_regs *ddrregs = (struct ddr_regs *)DDR_PHY_BASE_ADDR;
  26. struct vtp_reg *vtpreg = (struct vtp_reg *)VTP0_CTRL_ADDR;
  27. struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
  28. int dram_init(void)
  29. {
  30. /* dram_init must store complete ramsize in gd->ram_size */
  31. gd->ram_size = get_ram_size(
  32. (void *)CONFIG_SYS_SDRAM_BASE,
  33. CONFIG_MAX_RAM_BANK_SIZE);
  34. return 0;
  35. }
  36. void dram_init_banksize(void)
  37. {
  38. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  39. gd->bd->bi_dram[0].size = gd->ram_size;
  40. }
  41. #ifdef CONFIG_AM335X_CONFIG_DDR
  42. static void data_macro_config(int dataMacroNum)
  43. {
  44. struct ddr_data data;
  45. data.datardsratio0 = ((DDR2_RD_DQS<<30)|(DDR2_RD_DQS<<20)
  46. |(DDR2_RD_DQS<<10)|(DDR2_RD_DQS<<0));
  47. data.datardsratio1 = DDR2_RD_DQS>>2;
  48. data.datawdsratio0 = ((DDR2_WR_DQS<<30)|(DDR2_WR_DQS<<20)
  49. |(DDR2_WR_DQS<<10)|(DDR2_WR_DQS<<0));
  50. data.datawdsratio1 = DDR2_WR_DQS>>2;
  51. data.datawiratio0 = ((DDR2_PHY_WRLVL<<30)|(DDR2_PHY_WRLVL<<20)
  52. |(DDR2_PHY_WRLVL<<10)|(DDR2_PHY_WRLVL<<0));
  53. data.datawiratio1 = DDR2_PHY_WRLVL>>2;
  54. data.datagiratio0 = ((DDR2_PHY_GATELVL<<30)|(DDR2_PHY_GATELVL<<20)
  55. |(DDR2_PHY_GATELVL<<10)|(DDR2_PHY_GATELVL<<0));
  56. data.datagiratio1 = DDR2_PHY_GATELVL>>2;
  57. data.datafwsratio0 = ((DDR2_PHY_FIFO_WE<<30)|(DDR2_PHY_FIFO_WE<<20)
  58. |(DDR2_PHY_FIFO_WE<<10)|(DDR2_PHY_FIFO_WE<<0));
  59. data.datafwsratio1 = DDR2_PHY_FIFO_WE>>2;
  60. data.datawrsratio0 = ((DDR2_PHY_WR_DATA<<30)|(DDR2_PHY_WR_DATA<<20)
  61. |(DDR2_PHY_WR_DATA<<10)|(DDR2_PHY_WR_DATA<<0));
  62. data.datawrsratio1 = DDR2_PHY_WR_DATA>>2;
  63. data.datadldiff0 = PHY_DLL_LOCK_DIFF;
  64. config_ddr_data(dataMacroNum, &data);
  65. }
  66. static void cmd_macro_config(void)
  67. {
  68. struct cmd_control cmd;
  69. cmd.cmd0csratio = DDR2_RATIO;
  70. cmd.cmd0csforce = CMD_FORCE;
  71. cmd.cmd0csdelay = CMD_DELAY;
  72. cmd.cmd0dldiff = DDR2_DLL_LOCK_DIFF;
  73. cmd.cmd0iclkout = DDR2_INVERT_CLKOUT;
  74. cmd.cmd1csratio = DDR2_RATIO;
  75. cmd.cmd1csforce = CMD_FORCE;
  76. cmd.cmd1csdelay = CMD_DELAY;
  77. cmd.cmd1dldiff = DDR2_DLL_LOCK_DIFF;
  78. cmd.cmd1iclkout = DDR2_INVERT_CLKOUT;
  79. cmd.cmd2csratio = DDR2_RATIO;
  80. cmd.cmd2csforce = CMD_FORCE;
  81. cmd.cmd2csdelay = CMD_DELAY;
  82. cmd.cmd2dldiff = DDR2_DLL_LOCK_DIFF;
  83. cmd.cmd2iclkout = DDR2_INVERT_CLKOUT;
  84. config_cmd_ctrl(&cmd);
  85. }
  86. static void config_vtp(void)
  87. {
  88. writel(readl(&vtpreg->vtp0ctrlreg) | VTP_CTRL_ENABLE,
  89. &vtpreg->vtp0ctrlreg);
  90. writel(readl(&vtpreg->vtp0ctrlreg) & (~VTP_CTRL_START_EN),
  91. &vtpreg->vtp0ctrlreg);
  92. writel(readl(&vtpreg->vtp0ctrlreg) | VTP_CTRL_START_EN,
  93. &vtpreg->vtp0ctrlreg);
  94. /* Poll for READY */
  95. while ((readl(&vtpreg->vtp0ctrlreg) & VTP_CTRL_READY) !=
  96. VTP_CTRL_READY)
  97. ;
  98. }
  99. static void config_emif_ddr2(void)
  100. {
  101. int i;
  102. int ret;
  103. struct sdram_config cfg;
  104. struct sdram_timing tmg;
  105. struct ddr_phy_control phyc;
  106. /*Program EMIF0 CFG Registers*/
  107. phyc.reg = EMIF_READ_LATENCY;
  108. phyc.reg_sh = EMIF_READ_LATENCY;
  109. phyc.reg2 = EMIF_READ_LATENCY;
  110. tmg.time1 = EMIF_TIM1;
  111. tmg.time1_sh = EMIF_TIM1;
  112. tmg.time2 = EMIF_TIM2;
  113. tmg.time2_sh = EMIF_TIM2;
  114. tmg.time3 = EMIF_TIM3;
  115. tmg.time3_sh = EMIF_TIM3;
  116. cfg.sdrcr = EMIF_SDCFG;
  117. cfg.sdrcr2 = EMIF_SDCFG;
  118. cfg.refresh = 0x00004650;
  119. cfg.refresh_sh = 0x00004650;
  120. /* Program EMIF instance */
  121. ret = config_ddr_phy(&phyc);
  122. if (ret < 0)
  123. printf("Couldn't configure phyc\n");
  124. ret = config_sdram(&cfg);
  125. if (ret < 0)
  126. printf("Couldn't configure SDRAM\n");
  127. ret = set_sdram_timings(&tmg);
  128. if (ret < 0)
  129. printf("Couldn't configure timings\n");
  130. /* Delay */
  131. for (i = 0; i < 5000; i++)
  132. ;
  133. cfg.refresh = EMIF_SDREF;
  134. cfg.refresh_sh = EMIF_SDREF;
  135. cfg.sdrcr = EMIF_SDCFG;
  136. cfg.sdrcr2 = EMIF_SDCFG;
  137. ret = config_sdram(&cfg);
  138. if (ret < 0)
  139. printf("Couldn't configure SDRAM\n");
  140. }
  141. void config_ddr(void)
  142. {
  143. int data_macro_0 = 0;
  144. int data_macro_1 = 1;
  145. struct ddr_ioctrl ioctrl;
  146. enable_emif_clocks();
  147. config_vtp();
  148. cmd_macro_config();
  149. data_macro_config(data_macro_0);
  150. data_macro_config(data_macro_1);
  151. writel(PHY_RANK0_DELAY, &ddrregs->dt0rdelays0);
  152. writel(PHY_RANK0_DELAY, &ddrregs->dt1rdelays0);
  153. ioctrl.cmd1ctl = DDR_IOCTRL_VALUE;
  154. ioctrl.cmd2ctl = DDR_IOCTRL_VALUE;
  155. ioctrl.cmd3ctl = DDR_IOCTRL_VALUE;
  156. ioctrl.data1ctl = DDR_IOCTRL_VALUE;
  157. ioctrl.data2ctl = DDR_IOCTRL_VALUE;
  158. config_io_ctrl(&ioctrl);
  159. writel(readl(&ddrctrl->ddrioctrl) & 0xefffffff, &ddrctrl->ddrioctrl);
  160. writel(readl(&ddrctrl->ddrckectrl) | 0x00000001, &ddrctrl->ddrckectrl);
  161. config_emif_ddr2();
  162. }
  163. #endif