start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <common.h>
  36. #include <version.h>
  37. #if defined(CONFIG_OMAP1610)
  38. #include <./configs/omap1510.h>
  39. #elif defined(CONFIG_OMAP730)
  40. #include <./configs/omap730.h>
  41. #endif
  42. /*
  43. *************************************************************************
  44. *
  45. * Jump vector table as in table 3.1 in [1]
  46. *
  47. *************************************************************************
  48. */
  49. #ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
  50. .globl _start
  51. _start:
  52. .globl _NOR_BOOT_CFG
  53. _NOR_BOOT_CFG:
  54. .word CONFIG_SYS_DV_NOR_BOOT_CFG
  55. b reset
  56. #else
  57. .globl _start
  58. _start:
  59. b reset
  60. #endif
  61. #ifdef CONFIG_SPL_BUILD
  62. /* No exception handlers in preloader */
  63. ldr pc, _hang
  64. ldr pc, _hang
  65. ldr pc, _hang
  66. ldr pc, _hang
  67. ldr pc, _hang
  68. ldr pc, _hang
  69. ldr pc, _hang
  70. _hang:
  71. .word do_hang
  72. /* pad to 64 byte boundary */
  73. .word 0x12345678
  74. .word 0x12345678
  75. .word 0x12345678
  76. .word 0x12345678
  77. .word 0x12345678
  78. .word 0x12345678
  79. .word 0x12345678
  80. #else
  81. ldr pc, _undefined_instruction
  82. ldr pc, _software_interrupt
  83. ldr pc, _prefetch_abort
  84. ldr pc, _data_abort
  85. ldr pc, _not_used
  86. ldr pc, _irq
  87. ldr pc, _fiq
  88. _undefined_instruction:
  89. .word undefined_instruction
  90. _software_interrupt:
  91. .word software_interrupt
  92. _prefetch_abort:
  93. .word prefetch_abort
  94. _data_abort:
  95. .word data_abort
  96. _not_used:
  97. .word not_used
  98. _irq:
  99. .word irq
  100. _fiq:
  101. .word fiq
  102. #endif /* CONFIG_SPL_BUILD */
  103. .balignl 16,0xdeadbeef
  104. /*
  105. *************************************************************************
  106. *
  107. * Startup Code (reset vector)
  108. *
  109. * do important init only if we don't start from memory!
  110. * setup Memory and board specific bits prior to relocation.
  111. * relocate armboot to ram
  112. * setup stack
  113. *
  114. *************************************************************************
  115. */
  116. .globl _TEXT_BASE
  117. _TEXT_BASE:
  118. .word CONFIG_SYS_TEXT_BASE
  119. /*
  120. * These are defined in the board-specific linker script.
  121. * Subtracting _start from them lets the linker put their
  122. * relative position in the executable instead of leaving
  123. * them null.
  124. */
  125. .globl _bss_start_ofs
  126. _bss_start_ofs:
  127. .word __bss_start - _start
  128. .globl _bss_end_ofs
  129. _bss_end_ofs:
  130. .word __bss_end__ - _start
  131. .globl _end_ofs
  132. _end_ofs:
  133. .word _end - _start
  134. #ifdef CONFIG_USE_IRQ
  135. /* IRQ stack memory (calculated at run-time) */
  136. .globl IRQ_STACK_START
  137. IRQ_STACK_START:
  138. .word 0x0badc0de
  139. /* IRQ stack memory (calculated at run-time) */
  140. .globl FIQ_STACK_START
  141. FIQ_STACK_START:
  142. .word 0x0badc0de
  143. #endif
  144. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  145. .globl IRQ_STACK_START_IN
  146. IRQ_STACK_START_IN:
  147. .word 0x0badc0de
  148. /*
  149. * the actual reset code
  150. */
  151. reset:
  152. /*
  153. * set the cpu to SVC32 mode
  154. */
  155. mrs r0,cpsr
  156. bic r0,r0,#0x1f
  157. orr r0,r0,#0xd3
  158. msr cpsr,r0
  159. /*
  160. * we do sys-critical inits only at reboot,
  161. * not when booting from ram!
  162. */
  163. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  164. bl cpu_init_crit
  165. #endif
  166. /* Set stackpointer in internal RAM to call board_init_f */
  167. call_board_init_f:
  168. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  169. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  170. ldr r0,=0x00000000
  171. bl board_init_f
  172. /*------------------------------------------------------------------------------*/
  173. /*
  174. * void relocate_code (addr_sp, gd, addr_moni)
  175. *
  176. * This "function" does not return, instead it continues in RAM
  177. * after relocating the monitor code.
  178. *
  179. */
  180. .globl relocate_code
  181. relocate_code:
  182. mov r4, r0 /* save addr_sp */
  183. mov r5, r1 /* save addr of gd */
  184. mov r6, r2 /* save addr of destination */
  185. /* Set up the stack */
  186. stack_setup:
  187. mov sp, r4
  188. adr r0, _start
  189. cmp r0, r6
  190. beq clear_bss /* skip relocation */
  191. mov r1, r6 /* r1 <- scratch for copy loop */
  192. ldr r3, _bss_start_ofs
  193. add r2, r0, r3 /* r2 <- source end address */
  194. copy_loop:
  195. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  196. stmia r1!, {r9-r10} /* copy to target address [r1] */
  197. cmp r0, r2 /* until source end address [r2] */
  198. blo copy_loop
  199. #ifndef CONFIG_SPL_BUILD
  200. /*
  201. * fix .rel.dyn relocations
  202. */
  203. ldr r0, _TEXT_BASE /* r0 <- Text base */
  204. sub r9, r6, r0 /* r9 <- relocation offset */
  205. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  206. add r10, r10, r0 /* r10 <- sym table in FLASH */
  207. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  208. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  209. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  210. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  211. fixloop:
  212. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  213. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  214. ldr r1, [r2, #4]
  215. and r7, r1, #0xff
  216. cmp r7, #23 /* relative fixup? */
  217. beq fixrel
  218. cmp r7, #2 /* absolute fixup? */
  219. beq fixabs
  220. /* ignore unknown type of fixup */
  221. b fixnext
  222. fixabs:
  223. /* absolute fix: set location to (offset) symbol value */
  224. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  225. add r1, r10, r1 /* r1 <- address of symbol in table */
  226. ldr r1, [r1, #4] /* r1 <- symbol value */
  227. add r1, r1, r9 /* r1 <- relocated sym addr */
  228. b fixnext
  229. fixrel:
  230. /* relative fix: increase location by offset */
  231. ldr r1, [r0]
  232. add r1, r1, r9
  233. fixnext:
  234. str r1, [r0]
  235. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  236. cmp r2, r3
  237. blo fixloop
  238. #endif
  239. clear_bss:
  240. #ifndef CONFIG_SPL_BUILD
  241. ldr r0, _bss_start_ofs
  242. ldr r1, _bss_end_ofs
  243. mov r4, r6 /* reloc addr */
  244. add r0, r0, r4
  245. add r1, r1, r4
  246. mov r2, #0x00000000 /* clear */
  247. clbss_l:str r2, [r0] /* clear loop... */
  248. add r0, r0, #4
  249. cmp r0, r1
  250. bne clbss_l
  251. bl coloured_LED_init
  252. bl red_led_on
  253. #endif
  254. /*
  255. * We are done. Do not return, instead branch to second part of board
  256. * initialization, now running from RAM.
  257. */
  258. #ifdef CONFIG_NAND_SPL
  259. ldr r0, _nand_boot_ofs
  260. mov pc, r0
  261. _nand_boot_ofs:
  262. .word nand_boot
  263. #else
  264. ldr r0, _board_init_r_ofs
  265. ldr r1, _TEXT_BASE
  266. add lr, r0, r1
  267. add lr, lr, r9
  268. /* setup parameters for board_init_r */
  269. mov r0, r5 /* gd_t */
  270. mov r1, r6 /* dest_addr */
  271. /* jump to it ... */
  272. mov pc, lr
  273. _board_init_r_ofs:
  274. .word board_init_r - _start
  275. #endif
  276. _rel_dyn_start_ofs:
  277. .word __rel_dyn_start - _start
  278. _rel_dyn_end_ofs:
  279. .word __rel_dyn_end - _start
  280. _dynsym_start_ofs:
  281. .word __dynsym_start - _start
  282. /*
  283. *************************************************************************
  284. *
  285. * CPU_init_critical registers
  286. *
  287. * setup important registers
  288. * setup memory timing
  289. *
  290. *************************************************************************
  291. */
  292. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  293. cpu_init_crit:
  294. /*
  295. * flush v4 I/D caches
  296. */
  297. mov r0, #0
  298. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  299. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  300. /*
  301. * disable MMU stuff and caches
  302. */
  303. mrc p15, 0, r0, c1, c0, 0
  304. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  305. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  306. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  307. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  308. mcr p15, 0, r0, c1, c0, 0
  309. /*
  310. * Go setup Memory and board specific bits prior to relocation.
  311. */
  312. mov ip, lr /* perserve link reg across call */
  313. bl lowlevel_init /* go setup pll,mux,memory */
  314. mov lr, ip /* restore link */
  315. mov pc, lr /* back to my caller */
  316. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  317. #ifndef CONFIG_SPL_BUILD
  318. /*
  319. *************************************************************************
  320. *
  321. * Interrupt handling
  322. *
  323. *************************************************************************
  324. */
  325. @
  326. @ IRQ stack frame.
  327. @
  328. #define S_FRAME_SIZE 72
  329. #define S_OLD_R0 68
  330. #define S_PSR 64
  331. #define S_PC 60
  332. #define S_LR 56
  333. #define S_SP 52
  334. #define S_IP 48
  335. #define S_FP 44
  336. #define S_R10 40
  337. #define S_R9 36
  338. #define S_R8 32
  339. #define S_R7 28
  340. #define S_R6 24
  341. #define S_R5 20
  342. #define S_R4 16
  343. #define S_R3 12
  344. #define S_R2 8
  345. #define S_R1 4
  346. #define S_R0 0
  347. #define MODE_SVC 0x13
  348. #define I_BIT 0x80
  349. /*
  350. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  351. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  352. */
  353. .macro bad_save_user_regs
  354. @ carve out a frame on current user stack
  355. sub sp, sp, #S_FRAME_SIZE
  356. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  357. ldr r2, IRQ_STACK_START_IN
  358. @ get values for "aborted" pc and cpsr (into parm regs)
  359. ldmia r2, {r2 - r3}
  360. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  361. add r5, sp, #S_SP
  362. mov r1, lr
  363. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  364. mov r0, sp @ save current stack into r0 (param register)
  365. .endm
  366. .macro irq_save_user_regs
  367. sub sp, sp, #S_FRAME_SIZE
  368. stmia sp, {r0 - r12} @ Calling r0-r12
  369. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  370. add r8, sp, #S_PC
  371. stmdb r8, {sp, lr}^ @ Calling SP, LR
  372. str lr, [r8, #0] @ Save calling PC
  373. mrs r6, spsr
  374. str r6, [r8, #4] @ Save CPSR
  375. str r0, [r8, #8] @ Save OLD_R0
  376. mov r0, sp
  377. .endm
  378. .macro irq_restore_user_regs
  379. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  380. mov r0, r0
  381. ldr lr, [sp, #S_PC] @ Get PC
  382. add sp, sp, #S_FRAME_SIZE
  383. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  384. .endm
  385. .macro get_bad_stack
  386. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  387. str lr, [r13] @ save caller lr in position 0 of saved stack
  388. mrs lr, spsr @ get the spsr
  389. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  390. mov r13, #MODE_SVC @ prepare SVC-Mode
  391. @ msr spsr_c, r13
  392. msr spsr, r13 @ switch modes, make sure moves will execute
  393. mov lr, pc @ capture return pc
  394. movs pc, lr @ jump to next instruction & switch modes.
  395. .endm
  396. .macro get_irq_stack @ setup IRQ stack
  397. ldr sp, IRQ_STACK_START
  398. .endm
  399. .macro get_fiq_stack @ setup FIQ stack
  400. ldr sp, FIQ_STACK_START
  401. .endm
  402. #endif /* CONFIG_SPL_BUILD */
  403. /*
  404. * exception handlers
  405. */
  406. #ifdef CONFIG_SPL_BUILD
  407. .align 5
  408. do_hang:
  409. ldr sp, _TEXT_BASE /* switch to abort stack */
  410. 1:
  411. bl 1b /* hang and never return */
  412. #else /* !CONFIG_SPL_BUILD */
  413. .align 5
  414. undefined_instruction:
  415. get_bad_stack
  416. bad_save_user_regs
  417. bl do_undefined_instruction
  418. .align 5
  419. software_interrupt:
  420. get_bad_stack
  421. bad_save_user_regs
  422. bl do_software_interrupt
  423. .align 5
  424. prefetch_abort:
  425. get_bad_stack
  426. bad_save_user_regs
  427. bl do_prefetch_abort
  428. .align 5
  429. data_abort:
  430. get_bad_stack
  431. bad_save_user_regs
  432. bl do_data_abort
  433. .align 5
  434. not_used:
  435. get_bad_stack
  436. bad_save_user_regs
  437. bl do_not_used
  438. #ifdef CONFIG_USE_IRQ
  439. .align 5
  440. irq:
  441. get_irq_stack
  442. irq_save_user_regs
  443. bl do_irq
  444. irq_restore_user_regs
  445. .align 5
  446. fiq:
  447. get_fiq_stack
  448. /* someone ought to write a more effiction fiq_save_user_regs */
  449. irq_save_user_regs
  450. bl do_fiq
  451. irq_restore_user_regs
  452. #else
  453. .align 5
  454. irq:
  455. get_bad_stack
  456. bad_save_user_regs
  457. bl do_irq
  458. .align 5
  459. fiq:
  460. get_bad_stack
  461. bad_save_user_regs
  462. bl do_fiq
  463. #endif
  464. #endif /* CONFIG_SPL_BUILD */