mpc8610hpcd.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Copyright 2007 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/immap_86xx.h>
  27. #include <asm/immap_fsl_pci.h>
  28. #include <asm/fsl_ddr_sdram.h>
  29. #include <i2c.h>
  30. #include <asm/io.h>
  31. #include <libfdt.h>
  32. #include <fdt_support.h>
  33. #include <spd_sdram.h>
  34. #include <netdev.h>
  35. #include "../common/pixis.h"
  36. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  37. extern void ddr_enable_ecc(unsigned int dram_size);
  38. #endif
  39. void sdram_init(void);
  40. long int fixed_sdram(void);
  41. void mpc8610hpcd_diu_init(void);
  42. /* called before any console output */
  43. int board_early_init_f(void)
  44. {
  45. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  46. volatile ccsr_gur_t *gur = &immap->im_gur;
  47. gur->gpiocr |= 0x88aa5500; /* DIU16, IR1, UART0, UART2 */
  48. return 0;
  49. }
  50. int misc_init_r(void)
  51. {
  52. u8 tmp_val, version;
  53. /*Do not use 8259PIC*/
  54. tmp_val = in8(PIXIS_BASE + PIXIS_BRDCFG0);
  55. out8(PIXIS_BASE + PIXIS_BRDCFG0, tmp_val | 0x80);
  56. /*For FPGA V7 or higher, set the IRQMAPSEL to 0 to use MAP0 interrupt*/
  57. version = in8(PIXIS_BASE + PIXIS_PVER);
  58. if(version >= 0x07) {
  59. tmp_val = in8(PIXIS_BASE + PIXIS_BRDCFG0);
  60. out8(PIXIS_BASE + PIXIS_BRDCFG0, tmp_val & 0xbf);
  61. }
  62. /* Using this for DIU init before the driver in linux takes over
  63. * Enable the TFP410 Encoder (I2C address 0x38)
  64. */
  65. tmp_val = 0xBF;
  66. i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  67. /* Verify if enabled */
  68. tmp_val = 0;
  69. i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  70. debug("DVI Encoder Read: 0x%02lx\n",tmp_val);
  71. tmp_val = 0x10;
  72. i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  73. /* Verify if enabled */
  74. tmp_val = 0;
  75. i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  76. debug("DVI Encoder Read: 0x%02lx\n",tmp_val);
  77. #ifdef CONFIG_FSL_DIU_FB
  78. mpc8610hpcd_diu_init();
  79. #endif
  80. return 0;
  81. }
  82. int checkboard(void)
  83. {
  84. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  85. volatile ccsr_local_mcm_t *mcm = &immap->im_local_mcm;
  86. printf ("Board: MPC8610HPCD, System ID: 0x%02x, "
  87. "System Version: 0x%02x, FPGA Version: 0x%02x\n",
  88. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  89. in8(PIXIS_BASE + PIXIS_PVER));
  90. mcm->abcr |= 0x00010000; /* 0 */
  91. mcm->hpmr3 = 0x80000008; /* 4c */
  92. mcm->hpmr0 = 0;
  93. mcm->hpmr1 = 0;
  94. mcm->hpmr2 = 0;
  95. mcm->hpmr4 = 0;
  96. mcm->hpmr5 = 0;
  97. return 0;
  98. }
  99. phys_size_t
  100. initdram(int board_type)
  101. {
  102. long dram_size = 0;
  103. #if defined(CONFIG_SPD_EEPROM)
  104. dram_size = fsl_ddr_sdram();
  105. #else
  106. dram_size = fixed_sdram();
  107. #endif
  108. #if defined(CFG_RAMBOOT)
  109. puts(" DDR: ");
  110. return dram_size;
  111. #endif
  112. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  113. /*
  114. * Initialize and enable DDR ECC.
  115. */
  116. ddr_enable_ecc(dram_size);
  117. #endif
  118. puts(" DDR: ");
  119. return dram_size;
  120. }
  121. #if !defined(CONFIG_SPD_EEPROM)
  122. /*
  123. * Fixed sdram init -- doesn't use serial presence detect.
  124. */
  125. long int fixed_sdram(void)
  126. {
  127. #if !defined(CFG_RAMBOOT)
  128. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  129. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  130. uint d_init;
  131. ddr->cs0_bnds = 0x0000001f;
  132. ddr->cs0_config = 0x80010202;
  133. ddr->timing_cfg_3 = 0x00000000;
  134. ddr->timing_cfg_0 = 0x00260802;
  135. ddr->timing_cfg_1 = 0x3935d322;
  136. ddr->timing_cfg_2 = 0x14904cc8;
  137. ddr->sdram_mode_1 = 0x00480432;
  138. ddr->sdram_mode_2 = 0x00000000;
  139. ddr->sdram_interval = 0x06180fff; /* 0x06180100; */
  140. ddr->sdram_data_init = 0xDEADBEEF;
  141. ddr->sdram_clk_cntl = 0x03800000;
  142. ddr->sdram_cfg_2 = 0x04400010;
  143. #if defined(CONFIG_DDR_ECC)
  144. ddr->err_int_en = 0x0000000d;
  145. ddr->err_disable = 0x00000000;
  146. ddr->err_sbe = 0x00010000;
  147. #endif
  148. asm("sync;isync");
  149. udelay(500);
  150. ddr->sdram_cfg_1 = 0xc3000000; /* 0xe3008000;*/
  151. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  152. d_init = 1;
  153. debug("DDR - 1st controller: memory initializing\n");
  154. /*
  155. * Poll until memory is initialized.
  156. * 512 Meg at 400 might hit this 200 times or so.
  157. */
  158. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  159. udelay(1000);
  160. debug("DDR: memory initialized\n\n");
  161. asm("sync; isync");
  162. udelay(500);
  163. #endif
  164. return 512 * 1024 * 1024;
  165. #endif
  166. return CFG_SDRAM_SIZE * 1024 * 1024;
  167. }
  168. #endif
  169. #if defined(CONFIG_PCI)
  170. /*
  171. * Initialize PCI Devices, report devices found.
  172. */
  173. #ifndef CONFIG_PCI_PNP
  174. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  175. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  176. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  177. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  178. PCI_ENET0_MEMADDR,
  179. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER} },
  180. {}
  181. };
  182. #endif
  183. static struct pci_controller pci1_hose = {
  184. #ifndef CONFIG_PCI_PNP
  185. config_table:pci_mpc86xxcts_config_table
  186. #endif
  187. };
  188. #endif /* CONFIG_PCI */
  189. #ifdef CONFIG_PCIE1
  190. static struct pci_controller pcie1_hose;
  191. #endif
  192. #ifdef CONFIG_PCIE2
  193. static struct pci_controller pcie2_hose;
  194. #endif
  195. int first_free_busno = 0;
  196. void pci_init_board(void)
  197. {
  198. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  199. volatile ccsr_gur_t *gur = &immap->im_gur;
  200. uint devdisr = gur->devdisr;
  201. uint io_sel = (gur->pordevsr & MPC8610_PORDEVSR_IO_SEL)
  202. >> MPC8610_PORDEVSR_IO_SEL_SHIFT;
  203. uint host_agent = (gur->porbmsr & MPC8610_PORBMSR_HA)
  204. >> MPC8610_PORBMSR_HA_SHIFT;
  205. printf( " pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  206. devdisr, io_sel, host_agent);
  207. #ifdef CONFIG_PCIE1
  208. {
  209. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR;
  210. extern void fsl_pci_init(struct pci_controller *hose);
  211. struct pci_controller *hose = &pcie1_hose;
  212. int pcie_configured = (io_sel == 1) || (io_sel == 4);
  213. int pcie_ep = (host_agent == 0) || (host_agent == 2) ||
  214. (host_agent == 5);
  215. if (pcie_configured && !(devdisr & MPC86xx_DEVDISR_PCIE1)) {
  216. printf(" PCIe 1 connected to Uli as %s (base address %x)\n",
  217. pcie_ep ? "End Point" : "Root Complex",
  218. (uint)pci);
  219. if (pci->pme_msg_det)
  220. pci->pme_msg_det = 0xffffffff;
  221. /* inbound */
  222. pci_set_region(hose->regions + 0,
  223. CFG_PCI_MEMORY_BUS,
  224. CFG_PCI_MEMORY_PHYS,
  225. CFG_PCI_MEMORY_SIZE,
  226. PCI_REGION_MEM | PCI_REGION_MEMORY);
  227. /* outbound memory */
  228. pci_set_region(hose->regions + 1,
  229. CFG_PCIE1_MEM_BASE,
  230. CFG_PCIE1_MEM_PHYS,
  231. CFG_PCIE1_MEM_SIZE,
  232. PCI_REGION_MEM);
  233. /* outbound io */
  234. pci_set_region(hose->regions + 2,
  235. CFG_PCIE1_IO_BASE,
  236. CFG_PCIE1_IO_PHYS,
  237. CFG_PCIE1_IO_SIZE,
  238. PCI_REGION_IO);
  239. hose->region_count = 3;
  240. hose->first_busno = first_free_busno;
  241. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  242. (int)&pci->cfg_data);
  243. fsl_pci_init(hose);
  244. first_free_busno = hose->last_busno + 1;
  245. printf(" PCI-Express 1 on bus %02x - %02x\n",
  246. hose->first_busno, hose->last_busno);
  247. } else
  248. puts(" PCI-Express 1: Disabled\n");
  249. }
  250. #else
  251. puts("PCI-Express 1: Disabled\n");
  252. #endif /* CONFIG_PCIE1 */
  253. #ifdef CONFIG_PCIE2
  254. {
  255. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE2_ADDR;
  256. extern void fsl_pci_init(struct pci_controller *hose);
  257. struct pci_controller *hose = &pcie2_hose;
  258. int pcie_configured = (io_sel == 0) || (io_sel == 4);
  259. int pcie_ep = (host_agent == 0) || (host_agent == 1) ||
  260. (host_agent == 4);
  261. if (pcie_configured && !(devdisr & MPC86xx_DEVDISR_PCIE2)) {
  262. printf(" PCI-Express 2 connected to slot as %s" \
  263. " (base address %x)\n",
  264. pcie_ep ? "End Point" : "Root Complex",
  265. (uint)pci);
  266. if (pci->pme_msg_det)
  267. pci->pme_msg_det = 0xffffffff;
  268. /* inbound */
  269. pci_set_region(hose->regions + 0,
  270. CFG_PCI_MEMORY_BUS,
  271. CFG_PCI_MEMORY_PHYS,
  272. CFG_PCI_MEMORY_SIZE,
  273. PCI_REGION_MEM | PCI_REGION_MEMORY);
  274. /* outbound memory */
  275. pci_set_region(hose->regions + 1,
  276. CFG_PCIE2_MEM_BASE,
  277. CFG_PCIE2_MEM_PHYS,
  278. CFG_PCIE2_MEM_SIZE,
  279. PCI_REGION_MEM);
  280. /* outbound io */
  281. pci_set_region(hose->regions + 2,
  282. CFG_PCIE2_IO_BASE,
  283. CFG_PCIE2_IO_PHYS,
  284. CFG_PCIE2_IO_SIZE,
  285. PCI_REGION_IO);
  286. hose->region_count = 3;
  287. hose->first_busno = first_free_busno;
  288. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  289. (int)&pci->cfg_data);
  290. fsl_pci_init(hose);
  291. first_free_busno = hose->last_busno + 1;
  292. printf(" PCI-Express 2 on bus %02x - %02x\n",
  293. hose->first_busno, hose->last_busno);
  294. } else
  295. puts(" PCI-Express 2: Disabled\n");
  296. }
  297. #else
  298. puts("PCI-Express 2: Disabled\n");
  299. #endif /* CONFIG_PCIE2 */
  300. #ifdef CONFIG_PCI1
  301. {
  302. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
  303. extern void fsl_pci_init(struct pci_controller *hose);
  304. struct pci_controller *hose = &pci1_hose;
  305. int pci_agent = (host_agent >= 4) && (host_agent <= 6);
  306. if ( !(devdisr & MPC86xx_DEVDISR_PCI1)) {
  307. printf(" PCI connected to PCI slots as %s" \
  308. " (base address %x)\n",
  309. pci_agent ? "Agent" : "Host",
  310. (uint)pci);
  311. /* inbound */
  312. pci_set_region(hose->regions + 0,
  313. CFG_PCI_MEMORY_BUS,
  314. CFG_PCI_MEMORY_PHYS,
  315. CFG_PCI_MEMORY_SIZE,
  316. PCI_REGION_MEM | PCI_REGION_MEMORY);
  317. /* outbound memory */
  318. pci_set_region(hose->regions + 1,
  319. CFG_PCI1_MEM_BASE,
  320. CFG_PCI1_MEM_PHYS,
  321. CFG_PCI1_MEM_SIZE,
  322. PCI_REGION_MEM);
  323. /* outbound io */
  324. pci_set_region(hose->regions + 2,
  325. CFG_PCI1_IO_BASE,
  326. CFG_PCI1_IO_PHYS,
  327. CFG_PCI1_IO_SIZE,
  328. PCI_REGION_IO);
  329. hose->region_count = 3;
  330. hose->first_busno = first_free_busno;
  331. pci_setup_indirect(hose, (int) &pci->cfg_addr,
  332. (int) &pci->cfg_data);
  333. fsl_pci_init(hose);
  334. first_free_busno = hose->last_busno + 1;
  335. printf(" PCI on bus %02x - %02x\n",
  336. hose->first_busno, hose->last_busno);
  337. } else
  338. puts(" PCI: Disabled\n");
  339. }
  340. #endif /* CONFIG_PCI1 */
  341. }
  342. #if defined(CONFIG_OF_BOARD_SETUP)
  343. void
  344. ft_board_setup(void *blob, bd_t *bd)
  345. {
  346. int node, tmp[2];
  347. const char *path;
  348. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  349. "timebase-frequency", bd->bi_busfreq / 4, 1);
  350. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  351. "bus-frequency", bd->bi_busfreq, 1);
  352. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  353. "clock-frequency", bd->bi_intfreq, 1);
  354. do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
  355. "bus-frequency", bd->bi_busfreq, 1);
  356. do_fixup_by_compat_u32(blob, "ns16550",
  357. "clock-frequency", bd->bi_busfreq, 1);
  358. fdt_fixup_memory(blob, bd->bi_memstart, bd->bi_memsize);
  359. node = fdt_path_offset(blob, "/aliases");
  360. tmp[0] = 0;
  361. if (node >= 0) {
  362. #ifdef CONFIG_PCI1
  363. path = fdt_getprop(blob, node, "pci0", NULL);
  364. if (path) {
  365. tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
  366. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  367. }
  368. #endif
  369. #ifdef CONFIG_PCIE1
  370. path = fdt_getprop(blob, node, "pci1", NULL);
  371. if (path) {
  372. tmp[1] = pcie1_hose.last_busno
  373. - pcie1_hose.first_busno;
  374. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  375. }
  376. #endif
  377. #ifdef CONFIG_PCIE2
  378. path = fdt_getprop(blob, node, "pci2", NULL);
  379. if (path) {
  380. tmp[1] = pcie2_hose.last_busno
  381. - pcie2_hose.first_busno;
  382. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  383. }
  384. #endif
  385. }
  386. }
  387. #endif
  388. /*
  389. * get_board_sys_clk
  390. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  391. */
  392. unsigned long
  393. get_board_sys_clk(ulong dummy)
  394. {
  395. u8 i;
  396. ulong val = 0;
  397. ulong a;
  398. a = PIXIS_BASE + PIXIS_SPD;
  399. i = in8(a);
  400. i &= 0x07;
  401. switch (i) {
  402. case 0:
  403. val = 33333000;
  404. break;
  405. case 1:
  406. val = 39999600;
  407. break;
  408. case 2:
  409. val = 49999500;
  410. break;
  411. case 3:
  412. val = 66666000;
  413. break;
  414. case 4:
  415. val = 83332500;
  416. break;
  417. case 5:
  418. val = 99999000;
  419. break;
  420. case 6:
  421. val = 133332000;
  422. break;
  423. case 7:
  424. val = 166665000;
  425. break;
  426. }
  427. return val;
  428. }
  429. int board_eth_init(bd_t *bis)
  430. {
  431. return pci_eth_init(bis);
  432. }