am3517_crane.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * am3517_crane.h - Default configuration for AM3517 CraneBoard.
  3. *
  4. * Author: Srinath.R <srinath@mistralsolutions.com>
  5. *
  6. * Based on include/configs/am3517evm.h
  7. *
  8. * Copyright (C) 2011 Mistral Solutions pvt Ltd
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*
  27. * High Level Configuration Options
  28. */
  29. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  30. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  31. #define CONFIG_OMAP3_AM3517CRANE 1 /* working with CRANEBOARD */
  32. #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
  33. #include <asm/arch/cpu.h> /* get chip and board defs */
  34. #include <asm/arch/omap3.h>
  35. /*
  36. * Display CPU and Board information
  37. */
  38. #define CONFIG_DISPLAY_CPUINFO 1
  39. #define CONFIG_DISPLAY_BOARDINFO 1
  40. /* Clock Defines */
  41. #define V_OSCK 26000000 /* Clock output from T2 */
  42. #define V_SCLK (V_OSCK >> 1)
  43. #define CONFIG_MISC_INIT_R
  44. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  45. #define CONFIG_SETUP_MEMORY_TAGS 1
  46. #define CONFIG_INITRD_TAG 1
  47. #define CONFIG_REVISION_TAG 1
  48. /*
  49. * Size of malloc() pool
  50. */
  51. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
  52. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  53. /* initial data */
  54. /*
  55. * DDR related
  56. */
  57. #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
  58. /*
  59. * Hardware drivers
  60. */
  61. /*
  62. * NS16550 Configuration
  63. */
  64. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  65. #define CONFIG_SYS_NS16550
  66. #define CONFIG_SYS_NS16550_SERIAL
  67. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  68. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  69. /*
  70. * select serial console configuration
  71. */
  72. #define CONFIG_CONS_INDEX 3
  73. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  74. #define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
  75. /* allow to overwrite serial and ethaddr */
  76. #define CONFIG_ENV_OVERWRITE
  77. #define CONFIG_BAUDRATE 115200
  78. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  79. 115200}
  80. #define CONFIG_GENERIC_MMC 1
  81. #define CONFIG_MMC 1
  82. #define CONFIG_OMAP_HSMMC 1
  83. #define CONFIG_DOS_PARTITION 1
  84. /*
  85. * USB configuration
  86. * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard
  87. * Enable CONFIG_MUSB_UDC for Device functionalities.
  88. */
  89. #define CONFIG_USB_AM35X 1
  90. #define CONFIG_MUSB_HCD 1
  91. #ifdef CONFIG_USB_AM35X
  92. #ifdef CONFIG_MUSB_HCD
  93. #define CONFIG_CMD_USB
  94. #define CONFIG_USB_STORAGE
  95. #define CONGIG_CMD_STORAGE
  96. #define CONFIG_CMD_FAT
  97. #ifdef CONFIG_USB_KEYBOARD
  98. #define CONFIG_SYS_USB_EVENT_POLL
  99. #define CONFIG_PREBOOT "usb start"
  100. #endif /* CONFIG_USB_KEYBOARD */
  101. #endif /* CONFIG_MUSB_HCD */
  102. #ifdef CONFIG_MUSB_UDC
  103. /* USB device configuration */
  104. #define CONFIG_USB_DEVICE 1
  105. #define CONFIG_USB_TTY 1
  106. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  107. /* Change these to suit your needs */
  108. #define CONFIG_USBD_VENDORID 0x0451
  109. #define CONFIG_USBD_PRODUCTID 0x5678
  110. #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
  111. #define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
  112. #endif /* CONFIG_MUSB_UDC */
  113. #endif /* CONFIG_USB_AM35X */
  114. /* commands to include */
  115. #include <config_cmd_default.h>
  116. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  117. #define CONFIG_CMD_FAT /* FAT support */
  118. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  119. #define CONFIG_CMD_I2C /* I2C serial bus support */
  120. #define CONFIG_CMD_MMC /* MMC support */
  121. #define CONFIG_CMD_NAND /* NAND support */
  122. #define CONFIG_CMD_DHCP
  123. #undef CONFIG_CMD_PING
  124. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  125. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  126. #undef CONFIG_CMD_IMI /* iminfo */
  127. #undef CONFIG_CMD_IMLS /* List all found images */
  128. #define CONFIG_SYS_NO_FLASH
  129. #define CONFIG_HARD_I2C 1
  130. #define CONFIG_SYS_I2C_SPEED 100000
  131. #define CONFIG_SYS_I2C_SLAVE 1
  132. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  133. #undef CONFIG_CMD_NET
  134. #undef CONFIG_CMD_NFS
  135. /*
  136. * Board NAND Info.
  137. */
  138. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  139. /* to access nand */
  140. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  141. /* to access */
  142. /* nand at CS0 */
  143. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  144. /* NAND devices */
  145. #define CONFIG_JFFS2_NAND
  146. /* nand device jffs2 lives on */
  147. #define CONFIG_JFFS2_DEV "nand0"
  148. /* start of jffs2 partition */
  149. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  150. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  151. /* Environment information */
  152. #define CONFIG_BOOTDELAY 10
  153. #define CONFIG_BOOTFILE "uImage"
  154. #define CONFIG_EXTRA_ENV_SETTINGS \
  155. "loadaddr=0x82000000\0" \
  156. "console=ttyS2,115200n8\0" \
  157. "mmcdev=0\0" \
  158. "mmcargs=setenv bootargs console=${console} " \
  159. "root=/dev/mmcblk0p2 rw " \
  160. "rootfstype=ext3 rootwait\0" \
  161. "nandargs=setenv bootargs console=${console} " \
  162. "root=/dev/mtdblock4 rw " \
  163. "rootfstype=jffs2\0" \
  164. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  165. "bootscript=echo Running bootscript from mmc ...; " \
  166. "source ${loadaddr}\0" \
  167. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  168. "mmcboot=echo Booting from mmc ...; " \
  169. "run mmcargs; " \
  170. "bootm ${loadaddr}\0" \
  171. "nandboot=echo Booting from nand ...; " \
  172. "run nandargs; " \
  173. "nand read ${loadaddr} 280000 400000; " \
  174. "bootm ${loadaddr}\0" \
  175. #define CONFIG_BOOTCOMMAND \
  176. "mmc dev ${mmcdev}; if mmc rescan; then " \
  177. "if run loadbootscript; then " \
  178. "run bootscript; " \
  179. "else " \
  180. "if run loaduimage; then " \
  181. "run mmcboot; " \
  182. "else run nandboot; " \
  183. "fi; " \
  184. "fi; " \
  185. "else run nandboot; fi"
  186. #define CONFIG_AUTO_COMPLETE 1
  187. /*
  188. * Miscellaneous configurable options
  189. */
  190. #define V_PROMPT "AM3517_CRANE # "
  191. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  192. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  193. #define CONFIG_SYS_PROMPT V_PROMPT
  194. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  195. /* Print Buffer Size */
  196. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  197. sizeof(CONFIG_SYS_PROMPT) + 16)
  198. #define CONFIG_SYS_MAXARGS 32 /* max number of command */
  199. /* args */
  200. /* Boot Argument Buffer Size */
  201. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  202. /* memtest works on */
  203. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  204. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  205. 0x01F00000) /* 31MB */
  206. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  207. /* address */
  208. /*
  209. * AM3517 has 12 GP timers, they can be driven by the system clock
  210. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  211. * This rate is divided by a local divisor.
  212. */
  213. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  214. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  215. #define CONFIG_SYS_HZ 1000
  216. /*-----------------------------------------------------------------------
  217. * Physical Memory Map
  218. */
  219. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  220. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  221. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  222. /*-----------------------------------------------------------------------
  223. * FLASH and environment organization
  224. */
  225. /* **** PISMO SUPPORT *** */
  226. /* Configure the PISMO */
  227. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  228. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  229. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
  230. /* on one chip */
  231. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  232. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  233. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  234. /* Monitor at start of flash */
  235. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  236. #define CONFIG_NAND_OMAP_GPMC
  237. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  238. #define CONFIG_ENV_IS_IN_NAND 1
  239. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  240. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
  241. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  242. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  243. /*-----------------------------------------------------------------------
  244. * CFI FLASH driver setup
  245. */
  246. /* timeout values are in ticks */
  247. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  248. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  249. /* Flash banks JFFS2 should use */
  250. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  251. CONFIG_SYS_MAX_NAND_DEVICE)
  252. #define CONFIG_SYS_JFFS2_MEM_NAND
  253. /* use flash_info[2] */
  254. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  255. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  256. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  257. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  258. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  259. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  260. CONFIG_SYS_INIT_RAM_SIZE - \
  261. GENERATED_GBL_DATA_SIZE)
  262. /* Defines for SPL */
  263. #define CONFIG_SPL
  264. #define CONFIG_SPL_FRAMEWORK
  265. #define CONFIG_SPL_BOARD_INIT
  266. #define CONFIG_SPL_NAND_SIMPLE
  267. #define CONFIG_SPL_TEXT_BASE 0x40200800
  268. #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
  269. #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
  270. #define CONFIG_SPL_BSS_START_ADDR 0x80000000
  271. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
  272. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
  273. #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
  274. #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
  275. #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
  276. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  277. #define CONFIG_SPL_LIBDISK_SUPPORT
  278. #define CONFIG_SPL_I2C_SUPPORT
  279. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  280. #define CONFIG_SPL_MMC_SUPPORT
  281. #define CONFIG_SPL_FAT_SUPPORT
  282. #define CONFIG_SPL_SERIAL_SUPPORT
  283. #define CONFIG_SPL_NAND_SUPPORT
  284. #define CONFIG_SPL_NAND_BASE
  285. #define CONFIG_SPL_NAND_DRIVERS
  286. #define CONFIG_SPL_NAND_ECC
  287. #define CONFIG_SPL_POWER_SUPPORT
  288. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
  289. /* NAND boot config */
  290. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  291. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  292. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  293. #define CONFIG_SYS_NAND_OOBSIZE 64
  294. #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
  295. #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
  296. #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
  297. 10, 11, 12, 13}
  298. #define CONFIG_SYS_NAND_ECCSIZE 512
  299. #define CONFIG_SYS_NAND_ECCBYTES 3
  300. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  301. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
  302. /*
  303. * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
  304. * 64 bytes before this address should be set aside for u-boot.img's
  305. * header. That is 0x800FFFC0--0x80100000 should not be used for any
  306. * other needs.
  307. */
  308. #define CONFIG_SYS_TEXT_BASE 0x80100000
  309. #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
  310. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  311. #endif /* __CONFIG_H */