sdram.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * (C) Copyright 2005
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_85xx.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. struct sdram_conf_s {
  29. unsigned long size;
  30. unsigned long reg;
  31. #ifdef CONFIG_TQM8548
  32. unsigned long refresh;
  33. #endif /* CONFIG_TQM8548 */
  34. };
  35. typedef struct sdram_conf_s sdram_conf_t;
  36. #ifdef CONFIG_TQM8548
  37. sdram_conf_t ddr_cs_conf[] = {
  38. {(512 << 20), 0x80044102, 0x0001A000}, /* 512MB, 13x10(4) */
  39. {(256 << 20), 0x80040102, 0x00014000}, /* 256MB, 13x10(4) */
  40. {(128 << 20), 0x80040101, 0x0000C000}, /* 128MB, 13x9(4) */
  41. };
  42. #else /* !CONFIG_TQM8548 */
  43. sdram_conf_t ddr_cs_conf[] = {
  44. {(512 << 20), 0x80000202}, /* 512MB, 14x10(4) */
  45. {(256 << 20), 0x80000102}, /* 256MB, 13x10(4) */
  46. {(128 << 20), 0x80000101}, /* 128MB, 13x9(4) */
  47. {( 64 << 20), 0x80000001}, /* 64MB, 12x9(4) */
  48. };
  49. #endif /* CONFIG_TQM8548 */
  50. #define N_DDR_CS_CONF (sizeof(ddr_cs_conf) / sizeof(ddr_cs_conf[0]))
  51. int cas_latency (void);
  52. /*
  53. * Autodetect onboard DDR SDRAM on 85xx platforms
  54. *
  55. * NOTE: Some of the hardcoded values are hardware dependant,
  56. * so this should be extended for other future boards
  57. * using this routine!
  58. */
  59. long int sdram_setup (int casl)
  60. {
  61. int i;
  62. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  63. #ifdef CONFIG_TQM8548
  64. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  65. #else /* !CONFIG_TQM8548 */
  66. unsigned long cfg_ddr_timing1;
  67. unsigned long cfg_ddr_mode;
  68. #endif /* CONFIG_TQM8548 */
  69. /*
  70. * Disable memory controller.
  71. */
  72. ddr->cs0_config = 0;
  73. ddr->sdram_cfg = 0;
  74. #ifdef CONFIG_TQM8548
  75. /* Timing and refresh settings for DDR2-533 and below */
  76. ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
  77. ddr->cs0_config = ddr_cs_conf[0].reg;
  78. ddr->timing_cfg_3 = 0x00020000;
  79. /* TIMING CFG 1, 533MHz
  80. * PRETOACT: 4 Clocks
  81. * ACTTOPRE: 12 Clocks
  82. * ACTTORW: 4 Clocks
  83. * CASLAT: 4 Clocks
  84. * REFREC: EXT_REFREC:REFREC 53 Clocks
  85. * WRREC: 4 Clocks
  86. * ACTTOACT: 3 Clocks
  87. * WRTORD: 2 Clocks
  88. */
  89. ddr->timing_cfg_1 = 0x4C47D432;
  90. /* TIMING CFG 2, 533MHz
  91. * ADD_LAT: 3 Clocks
  92. * CPO: READLAT + 1
  93. * WR_LAT: 3 Clocks
  94. * RD_TO_PRE: 2 Clocks
  95. * WR_DATA_DELAY: 1/2 Clock
  96. * CKE_PLS: 3 Clock
  97. * FOUR_ACT: 14 Clocks
  98. */
  99. ddr->timing_cfg_2 = 0x331848CE;
  100. /* DDR SDRAM Mode, 533MHz
  101. * MRS: Extended Mode Register
  102. * OUT: Outputs enabled
  103. * RDQS: no
  104. * DQS: enabled
  105. * OCD: default state
  106. * RTT: 75 Ohms
  107. * Posted CAS: 3 Clocks
  108. * ODS: reduced strength
  109. * DLL: enabled
  110. * MR: Mode Register
  111. * PD: fast exit
  112. * WR: 4 Clocks
  113. * DLL: no DLL reset
  114. * TM: normal
  115. * CAS latency: 4 Clocks
  116. * BT: sequential
  117. * Burst length: 4
  118. */
  119. ddr->sdram_mode = 0x439E0642;
  120. /* DDR SDRAM Interval, 533MHz
  121. * REFINT: 1040 Clocks
  122. * BSTOPRE: 256
  123. */
  124. ddr->sdram_interval = (1040 << 16) | 0x100;
  125. /*
  126. * workaround for erratum DD10 of MPC8458 family below rev. 2.0:
  127. * DDR IO receiver must be set to an acceptable bias point by modifying
  128. * a hidden register.
  129. */
  130. if (SVR_REV (get_svr ()) < 0x20) {
  131. gur->ddrioovcr = 0x90000000; /* enable, VSEL 1.8V */
  132. }
  133. /* DDR SDRAM CFG 2
  134. * FRC_SR: normal mode
  135. * SR_IE: no self-refresh interrupt
  136. * DLL_RST_DIS: don't care, leave at reset value
  137. * DQS_CFG: differential DQS signals
  138. * ODT_CFG: assert ODT to internal IOs only during reads to DRAM
  139. * LVWx_CFG: don't care, leave at reset value
  140. * NUM_PR: 1 refresh will be issued at a time
  141. * DM_CFG: don't care, leave at reset value
  142. * D_INIT: no data initialization
  143. */
  144. ddr->sdram_cfg_2 = 0x04401000;
  145. /* DDR SDRAM MODE 2
  146. * MRS: Extended Mode Register 2
  147. */
  148. ddr->sdram_mode_2 = 0x8000C000;
  149. /* DDR SDRAM CLK CNTL
  150. * CLK_ADJUST: 1/2 Clock 0x02000000
  151. * CLK_ADJUST: 5/8 Clock 0x02800000
  152. */
  153. ddr->sdram_clk_cntl = 0x02800000;
  154. /* wait for clock stabilization */
  155. asm ("sync;isync;msync");
  156. udelay(1000);
  157. /* DDR SDRAM CLK CNTL
  158. * MEM_EN: enabled
  159. * SREN: don't care, leave at reset value
  160. * ECC_EN: no error report
  161. * RD_EN: no register DIMMs
  162. * SDRAM_TYPE: DDR2
  163. * DYN_PWR: no power management
  164. * 32_BE: don't care, leave at reset value
  165. * 8_BE: 4 beat burst
  166. * NCAP: don't care, leave at reset value
  167. * 2T_EN: 1T Timing
  168. * BA_INTLV_CTL: no interleaving
  169. * x32_EN: x16 organization
  170. * PCHB8: MA[10] for auto-precharge
  171. * HSE: half strength for single and 2-layer stacks
  172. * (full strength for 3- and 4-layer stacks no yet considered)
  173. * MEM_HALT: no halt
  174. * BI: automatic initialization
  175. */
  176. ddr->sdram_cfg = 0x83000008;
  177. asm ("sync; isync; msync");
  178. udelay(1000);
  179. #else /* !CONFIG_TQM8548 */
  180. switch (casl) {
  181. case 20:
  182. cfg_ddr_timing1 = 0x47405331 | (3 << 16);
  183. cfg_ddr_mode = 0x40020002 | (2 << 4);
  184. break;
  185. case 25:
  186. cfg_ddr_timing1 = 0x47405331 | (4 << 16);
  187. cfg_ddr_mode = 0x40020002 | (6 << 4);
  188. break;
  189. case 30:
  190. default:
  191. cfg_ddr_timing1 = 0x47405331 | (5 << 16);
  192. cfg_ddr_mode = 0x40020002 | (3 << 4);
  193. break;
  194. }
  195. ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
  196. ddr->cs0_config = ddr_cs_conf[0].reg;
  197. ddr->timing_cfg_1 = cfg_ddr_timing1;
  198. ddr->timing_cfg_2 = 0x00000800; /* P9-45,may need tuning */
  199. ddr->sdram_mode = cfg_ddr_mode;
  200. ddr->sdram_interval = 0x05160100; /* autocharge,no open page */
  201. ddr->err_disable = 0x0000000D;
  202. asm ("sync; isync; msync");
  203. udelay (1000);
  204. ddr->sdram_cfg = 0xc2000000; /* unbuffered,no DYN_PWR */
  205. asm ("sync; isync; msync");
  206. udelay (1000);
  207. #endif /* CONFIG_TQM8548 */
  208. for (i = 0; i < N_DDR_CS_CONF; i++) {
  209. ddr->cs0_config = ddr_cs_conf[i].reg;
  210. if (get_ram_size (0, ddr_cs_conf[i].size) ==
  211. ddr_cs_conf[i].size) {
  212. /*
  213. * size detected -> set Chip Select Bounds Register
  214. */
  215. ddr->cs0_bnds = (ddr_cs_conf[i].size - 1) >> 24;
  216. break;
  217. }
  218. }
  219. #ifdef CONFIG_TQM8548
  220. if (i < N_DDR_CS_CONF) {
  221. /* Adjust refresh rate for DDR2 */
  222. ddr->timing_cfg_3 = ddr_cs_conf[i].refresh & 0x00070000;
  223. ddr->timing_cfg_1 = (ddr->timing_cfg_1 & 0xFFFF0FFF) |
  224. (ddr_cs_conf[i].refresh & 0x0000F000);
  225. return ddr_cs_conf[i].size;
  226. }
  227. #endif /* CONFIG_TQM8548 */
  228. /* return size if detected, else return 0 */
  229. return (i < N_DDR_CS_CONF) ? ddr_cs_conf[i].size : 0;
  230. }
  231. void board_add_ram_info (int use_default)
  232. {
  233. int casl;
  234. if (use_default)
  235. casl = CONFIG_DDR_DEFAULT_CL;
  236. else
  237. casl = cas_latency ();
  238. puts (" (CL=");
  239. switch (casl) {
  240. case 20:
  241. puts ("2)");
  242. break;
  243. case 25:
  244. puts ("2.5)");
  245. break;
  246. case 30:
  247. puts ("3)");
  248. break;
  249. }
  250. }
  251. phys_size_t initdram (int board_type)
  252. {
  253. long dram_size = 0;
  254. int casl;
  255. #if defined(CONFIG_DDR_DLL)
  256. /*
  257. * This DLL-Override only used on TQM8540 and TQM8560
  258. */
  259. {
  260. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  261. int i, x;
  262. x = 10;
  263. /*
  264. * Work around to stabilize DDR DLL
  265. */
  266. gur->ddrdllcr = 0x81000000;
  267. asm ("sync; isync; msync");
  268. udelay (200);
  269. while (gur->ddrdllcr != 0x81000100) {
  270. gur->devdisr = gur->devdisr | 0x00010000;
  271. asm ("sync; isync; msync");
  272. for (i = 0; i < x; i++)
  273. ;
  274. gur->devdisr = gur->devdisr & 0xfff7ffff;
  275. asm ("sync; isync; msync");
  276. x++;
  277. }
  278. }
  279. #endif
  280. casl = cas_latency ();
  281. dram_size = sdram_setup (casl);
  282. if ((dram_size == 0) && (casl != CONFIG_DDR_DEFAULT_CL)) {
  283. /*
  284. * Try again with default CAS latency
  285. */
  286. puts ("Problem with CAS lantency");
  287. board_add_ram_info (1);
  288. puts (", using default CL!\n");
  289. casl = CONFIG_DDR_DEFAULT_CL;
  290. dram_size = sdram_setup (casl);
  291. puts (" ");
  292. }
  293. return dram_size;
  294. }
  295. #if defined(CONFIG_SYS_DRAM_TEST)
  296. int testdram (void)
  297. {
  298. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  299. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  300. uint *p;
  301. printf ("SDRAM test phase 1:\n");
  302. for (p = pstart; p < pend; p++)
  303. *p = 0xaaaaaaaa;
  304. for (p = pstart; p < pend; p++) {
  305. if (*p != 0xaaaaaaaa) {
  306. printf ("SDRAM test fails at: %08x\n", (uint) p);
  307. return 1;
  308. }
  309. }
  310. printf ("SDRAM test phase 2:\n");
  311. for (p = pstart; p < pend; p++)
  312. *p = 0x55555555;
  313. for (p = pstart; p < pend; p++) {
  314. if (*p != 0x55555555) {
  315. printf ("SDRAM test fails at: %08x\n", (uint) p);
  316. return 1;
  317. }
  318. }
  319. printf ("SDRAM test passed.\n");
  320. return 0;
  321. }
  322. #endif