sequoia.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * (C) Copyright 2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  7. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /************************************************************************
  25. * sequoia.h - configuration for Sequoia board (PowerPC440EPx)
  26. ***********************************************************************/
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*-----------------------------------------------------------------------
  30. * High Level Configuration Options
  31. *----------------------------------------------------------------------*/
  32. #define CONFIG_SEQUOIA 1 /* Board is Sequoia */
  33. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  34. #define CONFIG_4xx 1 /* ... PPC4xx family */
  35. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  37. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  38. /*-----------------------------------------------------------------------
  39. * Base addresses -- Note these are effective addresses where the
  40. * actual resources get mapped (not physical addresses)
  41. *----------------------------------------------------------------------*/
  42. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  43. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  44. #define CFG_BOOT_BASE_ADDR 0xf0000000
  45. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  46. #define CFG_FLASH_BASE 0xfe000000 /* start of FLASH */
  47. #define CFG_MONITOR_BASE TEXT_BASE
  48. #define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */
  49. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  50. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  51. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  52. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  53. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  54. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  55. /* Don't change either of these */
  56. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  57. #define CFG_USB2D0_BASE 0xe0000100
  58. #define CFG_USB_DEVICE 0xe0000000
  59. #define CFG_USB_HOST 0xe0000400
  60. #define CFG_BCSR_BASE 0xc0000000
  61. /*-----------------------------------------------------------------------
  62. * Initial RAM & stack pointer
  63. *----------------------------------------------------------------------*/
  64. #if 0
  65. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  66. #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  67. #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
  68. #else
  69. #define CFG_INIT_RAM_OCM 1 /* OCM as init ram */
  70. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  71. #endif
  72. #define CFG_INIT_RAM_END (4 << 10)
  73. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  74. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  75. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  76. /*-----------------------------------------------------------------------
  77. * Serial Port
  78. *----------------------------------------------------------------------*/
  79. #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  80. #define CONFIG_BAUDRATE 115200
  81. #define CONFIG_SERIAL_MULTI 1
  82. /* define this if you want console on UART1 */
  83. #undef CONFIG_UART1_CONSOLE
  84. #define CFG_BAUDRATE_TABLE \
  85. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  86. /*-----------------------------------------------------------------------
  87. * Environment
  88. *----------------------------------------------------------------------*/
  89. /*
  90. * Define here the location of the environment variables (FLASH or EEPROM).
  91. * Note: DENX encourages to use redundant environment in FLASH.
  92. */
  93. #if 1 /* test-only */
  94. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  95. #else
  96. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  97. #endif
  98. #if 0
  99. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  100. #endif
  101. /*-----------------------------------------------------------------------
  102. * FLASH related
  103. *----------------------------------------------------------------------*/
  104. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  105. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  106. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  107. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  108. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  109. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  110. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  111. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  112. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  113. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  114. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  115. #ifdef CFG_ENV_IS_IN_FLASH
  116. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  117. #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
  118. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  119. /* Address and size of Redundant Environment Sector */
  120. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  121. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  122. #endif
  123. /*-----------------------------------------------------------------------
  124. * NAND FLASH
  125. *----------------------------------------------------------------------*/
  126. #define CFG_MAX_NAND_DEVICE 1
  127. #define NAND_MAX_CHIPS 1
  128. #define CFG_NAND_BASE CFG_NAND_ADDR
  129. /*
  130. * IPL (Initial Program Loader, integrated inside CPU)
  131. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  132. *
  133. * SPL (Secondary Program Loader)
  134. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  135. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  136. * controller and the NAND controller so that the special U-Boot image can be
  137. * loaded from NAND to SDRAM.
  138. *
  139. * NUB (NAND U-Boot)
  140. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  141. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  142. *
  143. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  144. * set up. While still running from cache, I experienced problems accessing
  145. * the NAND controller. sr - 2006-08-25
  146. */
  147. #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  148. #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  149. #define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
  150. #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  151. #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
  152. #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
  153. /*
  154. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  155. */
  156. #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  157. #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  158. /*
  159. * Now the NAND chip has to be defined (no autodetection used!)
  160. */
  161. #define CFG_NAND_PAGE_SIZE (512) /* NAND chip page size */
  162. #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  163. #define CFG_NAND_PAGE_COUNT (32) /* NAND chip page count */
  164. #define CFG_NAND_BAD_BLOCK_POS (5) /* Location of bad block marker */
  165. #undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
  166. #ifdef CFG_ENV_IS_IN_NAND
  167. #define CFG_ENV_SIZE 0x4000
  168. #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_NAND_U_BOOT_SIZE)
  169. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
  170. #endif
  171. /*-----------------------------------------------------------------------
  172. * DDR SDRAM
  173. *----------------------------------------------------------------------*/
  174. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  175. /*-----------------------------------------------------------------------
  176. * I2C
  177. *----------------------------------------------------------------------*/
  178. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  179. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  180. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  181. #define CFG_I2C_SLAVE 0x7F
  182. #define CFG_I2C_MULTI_EEPROMS
  183. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  184. #define CFG_I2C_EEPROM_ADDR_LEN 1
  185. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  186. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  187. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  188. #ifdef CFG_ENV_IS_IN_EEPROM
  189. #define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
  190. #define CFG_ENV_OFFSET 0x0
  191. #endif /* CFG_ENV_IS_IN_EEPROM */
  192. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  193. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  194. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  195. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  196. #define CFG_DTT_MAX_TEMP 70
  197. #define CFG_DTT_LOW_TEMP -30
  198. #define CFG_DTT_HYSTERESIS 3
  199. #define CONFIG_PREBOOT "echo;" \
  200. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  201. "echo"
  202. #undef CONFIG_BOOTARGS
  203. #define CONFIG_EXTRA_ENV_SETTINGS \
  204. "netdev=eth0\0" \
  205. "hostname=sequoia\0" \
  206. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  207. "nfsroot=${serverip}:${rootpath}\0" \
  208. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  209. "addip=setenv bootargs ${bootargs} " \
  210. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  211. ":${hostname}:${netdev}:off panic=1\0" \
  212. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  213. "flash_nfs=run nfsargs addip addtty;" \
  214. "bootm ${kernel_addr}\0" \
  215. "flash_self=run ramargs addip addtty;" \
  216. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  217. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  218. "bootm\0" \
  219. "rootpath=/opt/eldk/ppc_4xx\0" \
  220. "bootfile=/tftpboot/sequoia/uImage\0" \
  221. "kernel_addr=FE000000\0" \
  222. "ramdisk_addr=FE180000\0" \
  223. "load=tftp 100000 /tftpboot/sequoia/u-boot.bin\0" \
  224. "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
  225. "cp.b 100000 FFFA0000 60000\0" \
  226. "upd=run load;run update\0" \
  227. ""
  228. #define CONFIG_BOOTCOMMAND "run flash_self"
  229. #if 0
  230. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  231. #else
  232. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  233. #endif
  234. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  235. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  236. #define CONFIG_M88E1111_PHY 1
  237. #define CONFIG_IBM_EMAC4_V4 1
  238. #define CONFIG_MII 1 /* MII PHY management */
  239. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  240. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  241. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  242. #define CONFIG_HAS_ETH0
  243. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  244. #define CONFIG_NET_MULTI 1
  245. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  246. #define CONFIG_PHY1_ADDR 1
  247. /* USB */
  248. #define CONFIG_USB_OHCI
  249. #define CONFIG_USB_STORAGE
  250. /* Comment this out to enable USB 1.1 device */
  251. #define USB_2_0_DEVICE
  252. /* Partitions */
  253. #define CONFIG_MAC_PARTITION
  254. #define CONFIG_DOS_PARTITION
  255. #define CONFIG_ISO_PARTITION
  256. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  257. CFG_CMD_ASKENV | \
  258. CFG_CMD_DHCP | \
  259. CFG_CMD_DTT | \
  260. CFG_CMD_DIAG | \
  261. CFG_CMD_EEPROM | \
  262. CFG_CMD_ELF | \
  263. CFG_CMD_FAT | \
  264. CFG_CMD_I2C | \
  265. CFG_CMD_IRQ | \
  266. CFG_CMD_MII | \
  267. CFG_CMD_NAND | \
  268. CFG_CMD_NET | \
  269. CFG_CMD_NFS | \
  270. CFG_CMD_PCI | \
  271. CFG_CMD_PING | \
  272. CFG_CMD_REGINFO | \
  273. CFG_CMD_SDRAM | \
  274. CFG_CMD_USB )
  275. #define CONFIG_SUPPORT_VFAT
  276. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  277. #include <cmd_confdefs.h>
  278. /*-----------------------------------------------------------------------
  279. * Miscellaneous configurable options
  280. *----------------------------------------------------------------------*/
  281. #define CFG_LONGHELP /* undef to save memory */
  282. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  283. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  284. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  285. #else
  286. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  287. #endif
  288. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  289. #define CFG_MAXARGS 16 /* max number of command args */
  290. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  291. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  292. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  293. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  294. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  295. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  296. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  297. #define CONFIG_LOOPW 1 /* enable loopw command */
  298. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  299. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  300. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  301. /*-----------------------------------------------------------------------
  302. * PCI stuff
  303. *----------------------------------------------------------------------*/
  304. /* General PCI */
  305. #define CONFIG_PCI /* include pci support */
  306. #define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  307. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  308. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  309. /* Board-specific PCI */
  310. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  311. #define CFG_PCI_TARGET_INIT
  312. #define CFG_PCI_MASTER_INIT
  313. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  314. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  315. /*
  316. * For booting Linux, the board info and command line data
  317. * have to be in the first 8 MB of memory, since this is
  318. * the maximum mapped by the Linux kernel during initialization.
  319. */
  320. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  321. /*-----------------------------------------------------------------------
  322. * External Bus Controller (EBC) Setup
  323. *----------------------------------------------------------------------*/
  324. #define CFG_FLASH CFG_FLASH_BASE
  325. #define CFG_NAND 0xD0000000
  326. #define CFG_CPLD 0xC0000000
  327. /*
  328. * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
  329. */
  330. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  331. #define CFG_NAND_CS 3 /* NAND chip connected to CSx */
  332. /* Memory Bank 0 (NOR-FLASH) initialization */
  333. #define CFG_EBC_PB0AP 0x03017300
  334. #define CFG_EBC_PB0CR (CFG_FLASH | 0xba000)
  335. /* Memory Bank 3 (NAND-FLASH) initialization */
  336. #define CFG_EBC_PB3AP 0x018003c0
  337. #define CFG_EBC_PB3CR (CFG_NAND | 0x1c000)
  338. #else
  339. #define CFG_NAND_CS 0 /* NAND chip connected to CSx */
  340. /* Memory Bank 3 (NOR-FLASH) initialization */
  341. #define CFG_EBC_PB3AP 0x03017300
  342. #define CFG_EBC_PB3CR (CFG_FLASH | 0xba000)
  343. /* Memory Bank 0 (NAND-FLASH) initialization */
  344. #define CFG_EBC_PB0AP 0x018003c0
  345. #define CFG_EBC_PB0CR (CFG_NAND | 0x1c000)
  346. #endif
  347. /* Memory Bank 2 (CPLD) initialization */
  348. #define CFG_EBC_PB2AP 0x24814580
  349. #define CFG_EBC_PB2CR (CFG_CPLD | 0x38000)
  350. /*-----------------------------------------------------------------------
  351. * Cache Configuration
  352. *----------------------------------------------------------------------*/
  353. #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
  354. #define CFG_CACHELINE_SIZE 32 /* ... */
  355. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  356. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  357. #endif
  358. /*
  359. * Internal Definitions
  360. *
  361. * Boot Flags
  362. */
  363. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  364. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  365. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  366. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  367. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  368. #endif
  369. #endif /* __CONFIG_H */