m501sk.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * Based on Modifications by Alan Lu / Artila and
  3. * Rick Bronson <rick@efn.org>
  4. *
  5. * Configuration settings for the Artila M-501 starter kit,
  6. * with V02 processor card.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* ARM asynchronous clock */
  29. /* from 18.432 MHz crystal (18432000 / 4 * 39) */
  30. #define AT91C_MAIN_CLOCK 179712000
  31. /* Perip clock (AT91C_MASTER_CLOCK / 3) */
  32. #define AT91C_MASTER_CLOCK 59904000
  33. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  34. #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
  35. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  36. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  37. #define CONFIG_SETUP_MEMORY_TAGS 1
  38. #define CONFIG_INITRD_TAG 1
  39. #undef CONFIG_AUTOBOOT_PROMPT
  40. #define CONFIG_MENUPROMPT "."
  41. /*
  42. * Size of malloc() pool
  43. */
  44. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  45. #define CFG_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
  46. #define CONFIG_BAUDRATE 115200
  47. /* Hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
  48. #define CFG_AT91C_BRGR_DIVISOR 33
  49. /*
  50. * Hardware drivers
  51. */
  52. #define CFG_FLASH_CFI 1
  53. #define CFG_FLASH_CFI_DRIVER 1
  54. #define CFG_ENV_SECT_SIZE 0x20000
  55. #define CFG_FLASH_USE_BUFFER_WRITE
  56. #define CFG_FLASH_PROTECTION /*for Intel P30 Flash*/
  57. #define CONFIG_HARD_I2C
  58. #define CFG_I2C_SPEED 100
  59. #define CFG_I2C_SLAVE 0
  60. #define CFG_CONSOLE_INFO_QUIET
  61. #undef CFG_ENV_IS_IN_EEPROM
  62. #define CFG_I2C_EEPROM_ADDR 0x50
  63. #define CFG_I2C_EEPROM_ADDR_LEN 1
  64. #define CFG_EEPROM_AT24C16
  65. #define CFG_I2C_RTC_ADDR 0x32
  66. #undef CONFIG_RTC_DS1338
  67. #define CONFIG_RTC_RS5C372A
  68. #undef CONFIG_POST
  69. #define CONFIG_M501SK
  70. #define CONFIG_CMC_PU2
  71. /* define one of these to choose the DBGU, USART0 or USART1 as console */
  72. #define CONFIG_DBGU
  73. #undef CONFIG_USART0
  74. #undef CONFIG_USART1
  75. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  76. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  77. #define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200 " \
  78. "initrd=0x20800000,8192000 ramdisk_size=15360 " \
  79. "root=/dev/ram0 rw mtdparts=phys_mapped_flash:" \
  80. "128k(loader)ro,128k(reserved)ro,1408k(linux)" \
  81. "ro,2560k(ramdisk)ro,-(userdisk)"
  82. #define CONFIG_BOOTCOMMAND "bootm 10040000 101a0000"
  83. #define CONFIG_BOOTDELAY 1
  84. #define CONFIG_BAUDRATE 115200
  85. #define CONFIG_IPADDR 192.168.1.100
  86. #define CONFIG_SERVERIP 192.168.1.1
  87. #define CONFIG_GATEWAYIP 192.168.1.254
  88. #define CONFIG_NETMASK 255.255.255.0
  89. #define CONFIG_BOOTFILE uImage
  90. #define CONFIG_ETHADDR 00:13:48:aa:bb:cc
  91. #define CONFIG_ENV_OVERWRITE 1
  92. #define BOARD_LATE_INIT
  93. #define CONFIG_EXTRA_ENV_SETTINGS \
  94. "unlock=yes\0"
  95. #define CFG_CMD_JFFS2
  96. #undef CONFIG_CMD_EEPROM
  97. #define CONFIG_CMD_NET
  98. #define CONFIG_CMD_RUN
  99. #define CONFIG_CMD_DHCP
  100. #define CONFIG_CMD_MEMORY
  101. #define CONFIG_CMD_PING
  102. #define CONFIG_CMD_SDRAM
  103. #define CONFIG_CMD_DIAG
  104. #define CONFIG_CMD_I2C
  105. #define CONFIG_CMD_DATE
  106. #define CONFIG_CMD_POST
  107. #define CONFIG_CMD_MISC
  108. #define CONFIG_CMD_LOADS
  109. #define CONFIG_CMD_IMI
  110. #define CONFIG_CMD_NFS
  111. #define CONFIG_CMD_FLASH
  112. #define CONFIG_CMD_ENV
  113. #define CFG_HUSH_PARSER
  114. #define CONFIG_AUTO_COMPLETE
  115. #define CFG_PROMPT_HUSH_PS2 ">>"
  116. #define CFG_MAX_NAND_DEVICE 0 /* Max number of NAND devices */
  117. #define SECTORSIZE 512
  118. #define ADDR_COLUMN 1
  119. #define ADDR_PAGE 2
  120. #define ADDR_COLUMN_PAGE 3
  121. #define CONFIG_NR_DRAM_BANKS 1
  122. #define PHYS_SDRAM 0x20000000
  123. #define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
  124. #define CFG_MEMTEST_START 0x21000000 /* PHYS_SDRAM */
  125. /* CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144 */
  126. #define CFG_MEMTEST_END 0x00100000
  127. #define CONFIG_DRIVER_ETHER
  128. #define CONFIG_NET_RETRY_COUNT 20
  129. #define CONFIG_AT91C_USE_RMII
  130. #define PHYS_FLASH_1 0x10000000
  131. #define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
  132. #define CFG_FLASH_BASE PHYS_FLASH_1
  133. #define CFG_MAX_FLASH_BANKS 1
  134. #define CFG_MAX_FLASH_SECT 256
  135. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  136. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  137. #ifdef CFG_ENV_IS_IN_DATAFLASH
  138. #define CFG_ENV_OFFSET 0x20000
  139. #define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
  140. #define CFG_ENV_SIZE 0x2000
  141. #else
  142. #define CFG_ENV_IS_IN_FLASH
  143. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x00020000)
  144. #define CFG_ENV_SIZE 2048
  145. #endif
  146. #ifdef CFG_ENV_IS_IN_EEPROM
  147. #define CFG_ENV_OFFSET 1024
  148. #define CFG_ENV_SIZE 1024
  149. #endif
  150. #define CFG_LOAD_ADDR 0x21000000 /* default load address */
  151. /* use for protect flash sectors */
  152. #define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
  153. #define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
  154. #define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
  155. #define CFG_BAUDRATE_TABLE { 115200 , 19200, 38400, 57600, 9600 }
  156. #define CFG_PROMPT "U-Boot> " /* Monitor Command Prompt */
  157. #define CFG_CBSIZE 512 /* Console I/O Buffer Size */
  158. #define CFG_MAXARGS 16 /* max number of command args */
  159. /* Print Buffer Size */
  160. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  161. #define CFG_HZ 1000
  162. #define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2
  163. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  164. #ifdef CONFIG_USE_IRQ
  165. #error CONFIG_USE_IRQ not supported
  166. #endif
  167. #endif