SM850.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef TQM8xxL_80MHz /* 1 / * define for 80 MHz CPU only */
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_SM850 1 /*...on a MPC850 Service Module */
  35. #undef CONFIG_8xx_CONS_SMC1 /* SMC1 not usable because Ethernet on SCC3 */
  36. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 115200
  39. #if 0
  40. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  41. #else
  42. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  43. #endif
  44. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  45. #define CONFIG_BOARD_TYPES 1 /* support board types */
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_BOOTCOMMAND \
  48. "bootp; " \
  49. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  50. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  51. "bootm"
  52. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  53. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  54. #undef CONFIG_WATCHDOG /* watchdog disabled */
  55. #undef CONFIG_STATUS_LED /* Status LED not enabled */
  56. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  57. /*
  58. * BOOTP options
  59. */
  60. #define CONFIG_BOOTP_SUBNETMASK
  61. #define CONFIG_BOOTP_GATEWAY
  62. #define CONFIG_BOOTP_HOSTNAME
  63. #define CONFIG_BOOTP_BOOTPATH
  64. #define CONFIG_BOOTP_BOOTFILESIZE
  65. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  66. /*
  67. * Command line configuration.
  68. */
  69. #include <config_cmd_default.h>
  70. #define CONFIG_CMD_DHCP
  71. #define CONFIG_CMD_DATE
  72. /*
  73. * Miscellaneous configurable options
  74. */
  75. #define CFG_LONGHELP /* undef to save memory */
  76. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  77. #if defined(CONFIG_CMD_KGDB) && defined(KGDB_DEBUG)
  78. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  79. #else
  80. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  81. #endif
  82. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  83. #define CFG_MAXARGS 16 /* max number of command args */
  84. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  85. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  86. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  87. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  88. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  89. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  90. /*
  91. * Low Level Configuration Settings
  92. * (address mappings, register initial values, etc.)
  93. * You should know what you are doing if you make changes here.
  94. */
  95. /*-----------------------------------------------------------------------
  96. * Internal Memory Mapped Register
  97. */
  98. #define CFG_IMMR 0xFFF00000
  99. /*-----------------------------------------------------------------------
  100. * Definitions for initial stack pointer and data area (in DPRAM)
  101. */
  102. #define CFG_INIT_RAM_ADDR CFG_IMMR
  103. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  104. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  105. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  106. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  107. /*-----------------------------------------------------------------------
  108. * Start addresses for the final memory configuration
  109. * (Set up by the startup code)
  110. * Please note that CFG_SDRAM_BASE _must_ start at 0
  111. */
  112. #define CFG_SDRAM_BASE 0x00000000
  113. #define CFG_FLASH_BASE 0x40000000
  114. #if defined(DEBUG)
  115. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  116. #else
  117. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  118. #endif
  119. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  120. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  121. /*
  122. * For booting Linux, the board info and command line data
  123. * have to be in the first 8 MB of memory, since this is
  124. * the maximum mapped by the Linux kernel during initialization.
  125. */
  126. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  127. /*-----------------------------------------------------------------------
  128. * FLASH organization
  129. */
  130. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  131. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  132. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  133. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  134. #define CFG_ENV_IS_IN_FLASH 1
  135. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  136. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  137. /*-----------------------------------------------------------------------
  138. * Hardware Information Block
  139. */
  140. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  141. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  142. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  143. /*-----------------------------------------------------------------------
  144. * Cache Configuration
  145. */
  146. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  147. #if defined(CONFIG_CMD_KGDB)
  148. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  149. #endif
  150. /*-----------------------------------------------------------------------
  151. * SYPCR - System Protection Control 11-9
  152. * SYPCR can only be written once after reset!
  153. *-----------------------------------------------------------------------
  154. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  155. */
  156. #if defined(CONFIG_WATCHDOG)
  157. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  158. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  159. #else
  160. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  161. #endif
  162. /*-----------------------------------------------------------------------
  163. * SIUMCR - SIU Module Configuration 11-6
  164. *-----------------------------------------------------------------------
  165. * PCMCIA config., multi-function pin tri-state
  166. */
  167. #ifndef CONFIG_CAN_DRIVER
  168. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  169. #else /* we must activate GPL5 in the SIUMCR for CAN */
  170. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  171. #endif /* CONFIG_CAN_DRIVER */
  172. /*-----------------------------------------------------------------------
  173. * TBSCR - Time Base Status and Control 11-26
  174. *-----------------------------------------------------------------------
  175. * Clear Reference Interrupt Status, Timebase freezing enabled
  176. */
  177. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  178. /*-----------------------------------------------------------------------
  179. * RTCSC - Real-Time Clock Status and Control Register 11-27
  180. *-----------------------------------------------------------------------
  181. */
  182. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  183. /*-----------------------------------------------------------------------
  184. * PISCR - Periodic Interrupt Status and Control 11-31
  185. *-----------------------------------------------------------------------
  186. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  187. */
  188. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  189. /*-----------------------------------------------------------------------
  190. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  191. *-----------------------------------------------------------------------
  192. * Reset PLL lock status sticky bit, timer expired status bit and timer
  193. * interrupt status bit
  194. *
  195. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  196. */
  197. #ifdef TQM8xxL_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  198. #define CFG_PLPRCR \
  199. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  200. #else
  201. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  202. #endif /* TQM8xxL_80MHz */
  203. /*-----------------------------------------------------------------------
  204. * SCCR - System Clock and reset Control Register 15-27
  205. *-----------------------------------------------------------------------
  206. * Set clock output, timebase and RTC source and divider,
  207. * power management and some other internal clocks
  208. */
  209. #define SCCR_MASK SCCR_EBDF11
  210. #ifdef TQM8xxL_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  211. #define CFG_SCCR (/* SCCR_TBS | */ \
  212. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  213. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  214. SCCR_DFALCD00)
  215. #else /* up to 50 MHz we use a 1:1 clock */
  216. #define CFG_SCCR (SCCR_TBS | \
  217. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  218. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  219. SCCR_DFALCD00)
  220. #endif /* TQM8xxL_80MHz */
  221. /*-----------------------------------------------------------------------
  222. * PCMCIA stuff
  223. *-----------------------------------------------------------------------
  224. *
  225. */
  226. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  227. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  228. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  229. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  230. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  231. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  232. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  233. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  234. /*-----------------------------------------------------------------------
  235. *
  236. *-----------------------------------------------------------------------
  237. *
  238. */
  239. #define CFG_DER 0
  240. /*
  241. * Init Memory Controller:
  242. *
  243. * BR0/1 and OR0/1 (FLASH)
  244. */
  245. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  246. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  247. /* used to re-map FLASH both when starting from SRAM or FLASH:
  248. * restrict access enough to keep SRAM working (if any)
  249. * but not too much to meddle with FLASH accesses
  250. */
  251. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  252. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  253. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  254. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  255. OR_SCY_5_CLK | OR_EHTR)
  256. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  257. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  258. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  259. #define CFG_OR1_REMAP CFG_OR0_REMAP
  260. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  261. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  262. /*
  263. * BR2/3 and OR2/3 (SDRAM)
  264. *
  265. */
  266. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  267. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  268. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  269. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  270. #define CFG_OR_TIMING_SDRAM 0x00000A00
  271. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  272. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  273. #ifndef CONFIG_CAN_DRIVER
  274. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  275. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  276. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  277. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  278. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  279. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  280. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  281. BR_PS_8 | BR_MS_UPMB | BR_V )
  282. #endif /* CONFIG_CAN_DRIVER */
  283. /*
  284. * Memory Periodic Timer Prescaler
  285. */
  286. /* periodic timer for refresh */
  287. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  288. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  289. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  290. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  291. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  292. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  293. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  294. /*
  295. * MAMR settings for SDRAM
  296. */
  297. /* 8 column SDRAM */
  298. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  299. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  300. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  301. /* 9 column SDRAM */
  302. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  303. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  304. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  305. /*
  306. * Internal Definitions
  307. *
  308. * Boot Flags
  309. */
  310. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  311. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  312. #endif /* __CONFIG_H */