RPXClassic.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  27. * U-Boot port on RPXlite board
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #define RPXClassic_50MHz
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC860 1
  37. #define CONFIG_RPXCLASSIC 1
  38. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  39. #undef CONFIG_8xx_CONS_SMC2
  40. #undef CONFIG_8xx_CONS_NONE
  41. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  42. /* Define CONFIG_FEC_ENET to use Fast ethernet instead of ethernet on SCC1 */
  43. #define CONFIG_FEC_ENET
  44. #ifdef CONFIG_FEC_ENET
  45. #define CFG_DISCOVER_PHY 1
  46. #define CONFIG_MII 1
  47. #endif /* CONFIG_FEC_ENET */
  48. /* Video console (graphic: Epson SED13806 on ECCX board, no keyboard */
  49. #if 1
  50. #define CONFIG_VIDEO_SED13806
  51. #define CONFIG_NEC_NL6448BC20
  52. #define CONFIG_VIDEO_SED13806_16BPP
  53. #define CONFIG_CFB_CONSOLE
  54. #define CONFIG_VIDEO_LOGO
  55. #define CONFIG_VIDEO_BMP_LOGO
  56. #define CONFIG_CONSOLE_EXTRA_INFO
  57. #define CONFIG_VGA_AS_SINGLE_DEVICE
  58. #define CONFIG_VIDEO_SW_CURSOR
  59. #endif
  60. #if 0
  61. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  62. #else
  63. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  64. #endif
  65. #define CONFIG_ZERO_BOOTDELAY_CHECK 1
  66. #undef CONFIG_BOOTARGS
  67. #define CONFIG_BOOTCOMMAND \
  68. "tftpboot; " \
  69. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  70. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  71. "bootm"
  72. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  73. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  74. #undef CONFIG_WATCHDOG /* watchdog disabled */
  75. /*
  76. * BOOTP options
  77. */
  78. #define CONFIG_BOOTP_SUBNETMASK
  79. #define CONFIG_BOOTP_GATEWAY
  80. #define CONFIG_BOOTP_HOSTNAME
  81. #define CONFIG_BOOTP_BOOTPATH
  82. #define CONFIG_BOOTP_BOOTFILESIZE
  83. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  84. /*
  85. * Command line configuration.
  86. */
  87. #include <config_cmd_default.h>
  88. #define CONFIG_CMD_ELF
  89. /*
  90. * Miscellaneous configurable options
  91. */
  92. #define CFG_RESET_ADDRESS 0x80000000
  93. #define CFG_LONGHELP /* undef to save memory */
  94. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  95. #if defined(CONFIG_CMD_KGDB)
  96. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  97. #else
  98. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  99. #endif
  100. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  101. #define CFG_MAXARGS 16 /* max number of command args */
  102. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  103. #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
  104. #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  105. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  106. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  107. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  108. /*
  109. * Low Level Configuration Settings
  110. * (address mappings, register initial values, etc.)
  111. * You should know what you are doing if you make changes here.
  112. */
  113. /*-----------------------------------------------------------------------
  114. * Internal Memory Mapped Register
  115. */
  116. #define CFG_IMMR 0xFA200000
  117. /*-----------------------------------------------------------------------------
  118. * I2C Configuration
  119. *-----------------------------------------------------------------------------
  120. */
  121. #define CONFIG_I2C 1
  122. #define CFG_I2C_SPEED 50000
  123. #define CFG_I2C_SLAVE 0x34
  124. /* enable I2C and select the hardware/software driver */
  125. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  126. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  127. /*
  128. * Software (bit-bang) I2C driver configuration
  129. */
  130. #define I2C_PORT 1 /* Port A=0, B=1, C=2, D=3 */
  131. #define I2C_ACTIVE (iop->pdir |= 0x00000010)
  132. #define I2C_TRISTATE (iop->pdir &= ~0x00000010)
  133. #define I2C_READ ((iop->pdat & 0x00000010) != 0)
  134. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000010; \
  135. else iop->pdat &= ~0x00000010
  136. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000020; \
  137. else iop->pdat &= ~0x00000020
  138. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  139. # define CFG_I2C_SPEED 50000
  140. # define CFG_I2C_SLAVE 0x34
  141. # define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C16 */
  142. # define CFG_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
  143. /* mask of address bits that overflow into the "EEPROM chip address" */
  144. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  145. /*-----------------------------------------------------------------------
  146. * Definitions for initial stack pointer and data area (in DPRAM)
  147. */
  148. #define CFG_INIT_RAM_ADDR CFG_IMMR
  149. #define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  150. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  151. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  152. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  153. /*-----------------------------------------------------------------------
  154. * Start addresses for the final memory configuration
  155. * (Set up by the startup code)
  156. * Please note that CFG_SDRAM_BASE _must_ start at 0
  157. */
  158. #define CFG_SDRAM_BASE 0x00000000
  159. #define CFG_FLASH_BASE 0xFF000000
  160. #if defined(DEBUG) || defined (CONFIG_VIDEO_SED13806) || defined(CONFIG_CMD_IDE)
  161. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  162. #else
  163. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  164. #endif
  165. #define CFG_MONITOR_BASE 0xFF000000
  166. /*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */
  167. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  168. /*
  169. * For booting Linux, the board info and command line data
  170. * have to be in the first 8 MB of memory, since this is
  171. * the maximum mapped by the Linux kernel during initialization.
  172. */
  173. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  174. /*-----------------------------------------------------------------------
  175. * FLASH organization
  176. */
  177. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  178. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  179. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  180. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  181. #if 0
  182. #define CFG_ENV_IS_IN_FLASH 1
  183. #define CFG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
  184. #define CFG_ENV_SECT_SIZE 0x8000
  185. #define CFG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
  186. #else
  187. #define CFG_ENV_IS_IN_NVRAM 1
  188. #define CFG_ENV_ADDR 0xfa000100
  189. #define CFG_ENV_SIZE 0x1000
  190. #endif
  191. /*-----------------------------------------------------------------------
  192. * Cache Configuration
  193. */
  194. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  195. #if defined(CONFIG_CMD_KGDB)
  196. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  197. #endif
  198. /*-----------------------------------------------------------------------
  199. * SYPCR - System Protection Control 11-9
  200. * SYPCR can only be written once after reset!
  201. *-----------------------------------------------------------------------
  202. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  203. */
  204. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  205. SYPCR_SWP)
  206. /*-----------------------------------------------------------------------
  207. * SIUMCR - SIU Module Configuration 11-6
  208. *-----------------------------------------------------------------------
  209. * PCMCIA config., multi-function pin tri-state
  210. */
  211. #define CFG_SIUMCR (SIUMCR_MLRC10)
  212. /*-----------------------------------------------------------------------
  213. * TBSCR - Time Base Status and Control 11-26
  214. *-----------------------------------------------------------------------
  215. * Clear Reference Interrupt Status, Timebase freezing enabled
  216. */
  217. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  218. /*-----------------------------------------------------------------------
  219. * RTCSC - Real-Time Clock Status and Control Register 11-27
  220. *-----------------------------------------------------------------------
  221. */
  222. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  223. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE)
  224. /*-----------------------------------------------------------------------
  225. * PISCR - Periodic Interrupt Status and Control 11-31
  226. *-----------------------------------------------------------------------
  227. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  228. */
  229. #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
  230. /*-----------------------------------------------------------------------
  231. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  232. *-----------------------------------------------------------------------
  233. * Reset PLL lock status sticky bit, timer expired status bit and timer
  234. * interrupt status bit
  235. *
  236. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  237. */
  238. /* up to 50 MHz we use a 1:1 clock */
  239. #define CFG_PLPRCR ( (4 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS | PLPRCR_SPLSS | PLPRCR_TMIST)
  240. /*-----------------------------------------------------------------------
  241. * SCCR - System Clock and reset Control Register 15-27
  242. *-----------------------------------------------------------------------
  243. * Set clock output, timebase and RTC source and divider,
  244. * power management and some other internal clocks
  245. */
  246. #define SCCR_MASK SCCR_EBDF00
  247. /* up to 50 MHz we use a 1:1 clock */
  248. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  249. /*-----------------------------------------------------------------------
  250. * PCMCIA stuff
  251. *-----------------------------------------------------------------------
  252. *
  253. */
  254. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  255. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  256. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  257. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  258. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  259. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  260. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  261. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  262. /*-----------------------------------------------------------------------
  263. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  264. *-----------------------------------------------------------------------
  265. */
  266. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  267. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  268. #undef CONFIG_IDE_LED /* LED for ide not supported */
  269. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  270. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  271. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  272. #define CFG_ATA_IDE0_OFFSET 0x0000
  273. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  274. /* Offset for data I/O */
  275. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  276. /* Offset for normal register accesses */
  277. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  278. /* Offset for alternate registers */
  279. #define CFG_ATA_ALT_OFFSET 0x0100
  280. /*-----------------------------------------------------------------------
  281. *
  282. *-----------------------------------------------------------------------
  283. *
  284. */
  285. /* #define CFG_DER 0x2002000F */
  286. #define CFG_DER 0
  287. /*
  288. * Init Memory Controller:
  289. *
  290. * BR0 and OR0 (FLASH)
  291. */
  292. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  293. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  294. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  295. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  296. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  297. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  298. /*
  299. * BR1 and OR1 (SDRAM)
  300. *
  301. */
  302. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  303. #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
  304. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  305. #define CFG_OR_TIMING_SDRAM 0x00000E00
  306. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  307. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  308. /* RPXLITE mem setting */
  309. #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
  310. #define CFG_OR3_PRELIM 0xff7f8970
  311. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  312. #define CFG_OR4_PRELIM 0xFFF80970
  313. /* ECCX CS settings */
  314. #define SED13806_OR 0xFFC00108 /* - 4 Mo
  315. - Burst inhibit
  316. - external TA */
  317. #define SED13806_REG_ADDR 0xa0000000
  318. #define SED13806_ACCES 0x801 /* 16 bit access */
  319. /* Global definitions for the ECCX board */
  320. #define ECCX_CSR_ADDR (0xfac00000)
  321. #define ECCX_CSR8_OFFSET (0x8)
  322. #define ECCX_CSR11_OFFSET (0xB)
  323. #define ECCX_CSR12_OFFSET (0xC)
  324. #define ECCX_CSR8 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR8_OFFSET)
  325. #define ECCX_CSR11 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR11_OFFSET)
  326. #define ECCX_CSR12 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR12_OFFSET)
  327. #define REG_GPIO_CTRL 0x008
  328. /* Definitions for CSR8 */
  329. #define ECCX_ENEPSON 0x80 /* Bit 0:
  330. 0= disable and reset SED1386
  331. 1= enable SED1386 */
  332. /* Bit 1: 0= SED1386 in Big Endian mode */
  333. /* 1= SED1386 in little endian mode */
  334. #define ECCX_LE 0x40
  335. #define ECCX_BE 0x00
  336. /* Bit 2,3: Selection */
  337. /* 00 = Disabled */
  338. /* 01 = CS2 is used for the SED1386 */
  339. /* 10 = CS5 is used for the SED1386 */
  340. /* 11 = reserved */
  341. #define ECCX_CS2 0x10
  342. #define ECCX_CS5 0x20
  343. /* Definitions for CSR12 */
  344. #define ECCX_ID 0x02
  345. #define ECCX_860 0x01
  346. /*
  347. * Memory Periodic Timer Prescaler
  348. */
  349. /* periodic timer for refresh */
  350. #define CFG_MAMR_PTA 58
  351. /*
  352. * Refresh clock Prescalar
  353. */
  354. #define CFG_MPTPR MPTPR_PTP_DIV8
  355. /*
  356. * MAMR settings for SDRAM
  357. */
  358. /* 10 column SDRAM */
  359. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  360. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  361. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  362. /*
  363. * Internal Definitions
  364. *
  365. * Boot Flags
  366. */
  367. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  368. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  369. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  370. /* Configuration variable added by yooth. */
  371. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  372. /*
  373. * BCSRx
  374. *
  375. * Board Status and Control Registers
  376. *
  377. */
  378. #define BCSR0 0xFA400000
  379. #define BCSR1 0xFA400001
  380. #define BCSR2 0xFA400002
  381. #define BCSR3 0xFA400003
  382. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  383. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  384. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  385. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  386. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  387. #define BCSR0_COLTEST 0x20
  388. #define BCSR0_ETHLPBK 0x40
  389. #define BCSR0_ETHEN 0x80
  390. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  391. #define BCSR1_PCVCTL6 0x02
  392. #define BCSR1_PCVCTL5 0x04
  393. #define BCSR1_PCVCTL4 0x08
  394. #define BCSR1_IPB5SEL 0x10
  395. #define BCSR2_MIIRST 0x80
  396. #define BCSR2_MIIPWRDWN 0x40
  397. #define BCSR2_MIICTL 0x08
  398. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  399. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  400. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  401. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  402. #define BCSR3_D27 0x10 /* Dip Switch settings */
  403. #define BCSR3_D26 0x20
  404. #define BCSR3_D25 0x40
  405. #define BCSR3_D24 0x80
  406. /*
  407. * Environment setting
  408. */
  409. /* #define CONFIG_ETHADDR 00:10:EC:00:2C:A2 */
  410. /* #define CONFIG_IPADDR 10.10.106.1 */
  411. /* #define CONFIG_SERVERIP 10.10.104.11 */
  412. #endif /* __CONFIG_H */