BC3450.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * -- Version 1.1 --
  3. *
  4. * (C) Copyright 2003-2005
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * (C) Copyright 2004-2005
  8. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  9. *
  10. * (C) Copyright 2005
  11. * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de.
  12. *
  13. * History:
  14. * 1.1 - add define CONFIG_ZERO_BOOTDELAY_CHECK
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. */
  39. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  40. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  41. #define CONFIG_TQM5200 1 /* ... on a TQM5200 module */
  42. #define CONFIG_BC3450 1 /* ... on a BC3450 mainboard */
  43. #define CONFIG_BC3450_PS2 1 /* + a PS/2 converter onboard */
  44. #define CONFIG_BC3450_IDE 1 /* + IDE drives (Compact Flash) */
  45. #define CONFIG_BC3450_USB 1 /* + USB support */
  46. # define CONFIG_FAT 1 /* + FAT support */
  47. # define CONFIG_EXT2 1 /* + EXT2 support */
  48. #undef CONFIG_BC3450_BUZZER /* + Buzzer onboard */
  49. #undef CONFIG_BC3450_CAN /* + CAN transceiver */
  50. #undef CONFIG_BC3450_DS1340 /* + a RTC DS1340 onboard */
  51. #undef CONFIG_BC3450_DS3231 /* + a RTC DS3231 onboard tbd */
  52. #undef CONFIG_BC3450_AC97 /* + AC97 on PSC2, tbd */
  53. #define CONFIG_BC3450_FP 1 /* + enable FP O/P */
  54. #undef CONFIG_BC3450_CRT /* + enable CRT O/P (Debug only!) */
  55. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  56. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  57. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  58. /*
  59. * Serial console configuration
  60. */
  61. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  62. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  63. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  64. /*
  65. * AT-PS/2 Multiplexer
  66. */
  67. #ifdef CONFIG_BC3450_PS2
  68. # define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  69. # define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  70. # define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  71. # define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  72. # define CONFIG_BOARD_EARLY_INIT_R
  73. #endif /* CONFIG_BC3450_PS2 */
  74. /*
  75. * PCI Mapping:
  76. * 0x40000000 - 0x4fffffff - PCI Memory
  77. * 0x50000000 - 0x50ffffff - PCI IO Space
  78. */
  79. # define CONFIG_PCI 1
  80. # define CONFIG_PCI_PNP 1
  81. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  82. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  83. #define CONFIG_PCI_MEM_BUS 0x40000000
  84. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  85. #define CONFIG_PCI_MEM_SIZE 0x10000000
  86. #define CONFIG_PCI_IO_BUS 0x50000000
  87. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  88. #define CONFIG_PCI_IO_SIZE 0x01000000
  89. #define CONFIG_NET_MULTI 1
  90. /*#define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
  91. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  92. #define CONFIG_NS8382X 1
  93. /*
  94. * Video console
  95. */
  96. # define CONFIG_VIDEO
  97. # define CONFIG_VIDEO_SM501
  98. # define CONFIG_VIDEO_SM501_32BPP
  99. # define CONFIG_CFB_CONSOLE
  100. # define CONFIG_VIDEO_LOGO
  101. # define CONFIG_VGA_AS_SINGLE_DEVICE
  102. # define CONFIG_CONSOLE_EXTRA_INFO /* display Board/Device-Infos */
  103. # define CONFIG_VIDEO_SW_CURSOR
  104. # define CONFIG_SPLASH_SCREEN
  105. # define CFG_CONSOLE_IS_IN_ENV
  106. /*
  107. * Partitions
  108. */
  109. #define CONFIG_MAC_PARTITION
  110. #define CONFIG_DOS_PARTITION
  111. #define CONFIG_ISO_PARTITION
  112. /*
  113. * USB
  114. */
  115. #ifdef CONFIG_BC3450_USB
  116. # define CONFIG_USB_OHCI
  117. # define CONFIG_USB_STORAGE
  118. #endif /* CONFIG_BC3450_USB */
  119. /*
  120. * POST support
  121. */
  122. #define CONFIG_POST (CFG_POST_MEMORY | \
  123. CFG_POST_CPU | \
  124. CFG_POST_I2C)
  125. #ifdef CONFIG_POST
  126. /* preserve space for the post_word at end of on-chip SRAM */
  127. # define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  128. #endif /* CONFIG_POST */
  129. /*
  130. * BOOTP options
  131. */
  132. #define CONFIG_BOOTP_BOOTFILESIZE
  133. #define CONFIG_BOOTP_BOOTPATH
  134. #define CONFIG_BOOTP_GATEWAY
  135. #define CONFIG_BOOTP_HOSTNAME
  136. /*
  137. * Command line configuration.
  138. */
  139. #include <config_cmd_default.h>
  140. #define CONFIG_CMD_ASKENV
  141. #define CONFIG_CMD_DATE
  142. #define CONFIG_CMD_DHCP
  143. #define CONFIG_CMD_ECHO
  144. #define CONFIG_CMD_EEPROM
  145. #define CONFIG_CMD_I2C
  146. #define CONFIG_CMD_JFFS2
  147. #define CONFIG_CMD_MII
  148. #define CONFIG_CMD_NFS
  149. #define CONFIG_CMD_PING
  150. #define CONFIG_CMD_REGINFO
  151. #define CONFIG_CMD_SNTP
  152. #define CONFIG_CMD_BSP
  153. #ifdef CONFIG_VIDEO
  154. #define CONFIG_CMD_BMP
  155. #endif
  156. #ifdef CONFIG_BC3450_IDE
  157. #define CONFIG_CMD_IDE
  158. #endif
  159. #if defined(CONFIG_BC3450_IDE) || defined(CONFIG_BC3450_USB)
  160. #ifdef CONFIG_FAT
  161. #define CONFIG_CMD_FAT
  162. #endif
  163. #ifdef CONFIG_EXT2
  164. #define CONFIG_CMD_EXT2
  165. #endif
  166. #endif
  167. #ifdef CONFIG_BC3450_USB
  168. #define CONFIG_CMD_USB
  169. #endif
  170. #ifdef CONFIG_PCI
  171. #define CONFIG_CMD_PCI
  172. #endif
  173. #ifdef CONFIG_POST
  174. #define CONFIG_CMD_DIAG
  175. #endif
  176. #define CONFIG_TIMESTAMP /* display image timestamps */
  177. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  178. # define CFG_LOWBOOT 1
  179. #endif
  180. /*
  181. * Autobooting
  182. */
  183. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  184. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  185. #define CONFIG_PREBOOT "echo;" \
  186. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  187. "echo;"
  188. #undef CONFIG_BOOTARGS
  189. #define CONFIG_EXTRA_ENV_SETTINGS \
  190. "netdev=eth0\0" \
  191. "ipaddr=192.168.1.10\0" \
  192. "serverip=192.168.1.3\0" \
  193. "netmask=255.255.255.0\0" \
  194. "hostname=bc3450\0" \
  195. "rootpath=/opt/eldk/ppc_6xx\0" \
  196. "kernel_addr=fc0a0000\0" \
  197. "ramdisk_addr=fc1c0000\0" \
  198. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  199. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  200. "nfsroot=$(serverip):$(rootpath)\0" \
  201. "ideargs=setenv bootargs root=/dev/hda2 ro\0" \
  202. "addip=setenv bootargs $(bootargs) " \
  203. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  204. ":$(hostname):$(netdev):off panic=1\0" \
  205. "addcons=setenv bootargs $(bootargs) " \
  206. "console=ttyS0,$(baudrate) console=tty0\0" \
  207. "flash_self=run ramargs addip addcons;" \
  208. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  209. "flash_nfs=run nfsargs addip addcons; bootm $(kernel_addr)\0" \
  210. "net_nfs=tftp 200000 $(bootfile); " \
  211. "run nfsargs addip addcons; bootm\0" \
  212. "ide_nfs=run nfsargs addip addcons; " \
  213. "disk 200000 0:1; bootm\0" \
  214. "ide_ide=run ideargs addip addcons; " \
  215. "disk 200000 0:1; bootm\0" \
  216. "usb_self=run usbload; run ramargs addip addcons; " \
  217. "bootm 200000 400000\0" \
  218. "usbload=usb reset; usb scan; usbboot 200000 0:1; " \
  219. "usbboot 400000 0:2\0" \
  220. "bootfile=uImage\0" \
  221. "load=tftp 200000 $(u-boot)\0" \
  222. "u-boot=u-boot.bin\0" \
  223. "update=protect off FC000000 FC05FFFF;" \
  224. "erase FC000000 FC05FFFF;" \
  225. "cp.b 200000 FC000000 $(filesize);" \
  226. "protect on FC000000 FC05FFFF\0" \
  227. ""
  228. #define CONFIG_BOOTCOMMAND "run flash_self"
  229. /*
  230. * IPB Bus clocking configuration.
  231. */
  232. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  233. /*
  234. * PCI Bus clocking configuration
  235. *
  236. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  237. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  238. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  239. */
  240. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  241. # define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  242. #endif
  243. /*
  244. * I2C configuration
  245. */
  246. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  247. #define CFG_I2C_MODULE 2 /* Select I2C module #2 */
  248. /*
  249. * I2C clock frequency
  250. *
  251. * Please notice, that the resulting clock frequency could differ from the
  252. * configured value. This is because the I2C clock is derived from system
  253. * clock over a frequency divider with only a few divider values. U-boot
  254. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  255. * approximation allways lies below the configured value, never above.
  256. */
  257. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  258. #define CFG_I2C_SLAVE 0x7F
  259. /*
  260. * EEPROM configuration for I²C EEPROM M24C32
  261. * M24C64 should work also. For other EEPROMs config should be verified.
  262. *
  263. * The TQM5200 module may hold an EEPROM at address 0x50.
  264. */
  265. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x (TQM) */
  266. #define CFG_I2C_EEPROM_ADDR_LEN 2
  267. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  268. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  269. /*
  270. * RTC configuration
  271. */
  272. #if defined (CONFIG_BC3450_DS1340) && !defined (CONFIG_BC3450_DS3231)
  273. # define CONFIG_RTC_M41T11 1
  274. # define CFG_I2C_RTC_ADDR 0x68
  275. #else
  276. # define CONFIG_RTC_MPC5200 1 /* use MPC5200 internal RTC */
  277. # define CONFIG_BOARD_EARLY_INIT_R
  278. #endif
  279. /*
  280. * Flash configuration
  281. */
  282. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  283. /* use CFI flash driver if no module variant is spezified */
  284. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  285. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  286. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  287. #define CFG_FLASH_EMPTY_INFO
  288. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  289. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  290. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  291. #if !defined(CFG_LOWBOOT)
  292. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  293. #else /* CFG_LOWBOOT */
  294. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  295. #endif /* CFG_LOWBOOT */
  296. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  297. (= chip selects) */
  298. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  299. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  300. /* Dynamic MTD partition support */
  301. #define CONFIG_JFFS2_CMDLINE
  302. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  303. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  304. "1408k(kernel)," \
  305. "2m(initrd)," \
  306. "4m(small-fs)," \
  307. "16m(big-fs)," \
  308. "8m(misc)"
  309. /*
  310. * Environment settings
  311. */
  312. #define CFG_ENV_IS_IN_FLASH 1
  313. #define CFG_ENV_SIZE 0x10000
  314. #define CFG_ENV_SECT_SIZE 0x20000
  315. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  316. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  317. /*
  318. * Memory map
  319. */
  320. #define CFG_MBAR 0xF0000000
  321. #define CFG_SDRAM_BASE 0x00000000
  322. #define CFG_DEFAULT_MBAR 0x80000000
  323. /* Use ON-Chip SRAM until RAM will be available */
  324. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  325. #ifdef CONFIG_POST
  326. /* preserve space for the post_word at end of on-chip SRAM */
  327. # define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  328. #else
  329. # define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  330. #endif /*CONFIG_POST*/
  331. #define CFG_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
  332. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  333. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  334. #define CFG_MONITOR_BASE TEXT_BASE
  335. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  336. # define CFG_RAMBOOT 1
  337. #endif
  338. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  339. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  340. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  341. /*
  342. * Ethernet configuration
  343. *
  344. * Define CONFIG_FEC10MBIT to force FEC at 10MBIT
  345. */
  346. #define CONFIG_MPC5xxx_FEC 1
  347. #undef CONFIG_FEC_10MBIT
  348. #define CONFIG_PHY_ADDR 0x00
  349. /*
  350. * GPIO configuration on BC3450
  351. *
  352. * PSC1: UART1 (Service-UART) [0x xxxxxxx4]
  353. * PSC2: UART2 [0x xxxxxx4x]
  354. * or: AC/97 if CONFIG_BC3450_AC97 [0x xxxxxx2x]
  355. * PSC3: USB2 [0x xxxxx1xx]
  356. * USB: UART4(ext.)/UART5(int.) [0x xxxx2xxx]
  357. * (this has to match
  358. * CONFIG_USB_CONFIG which is
  359. * used by usb_ohci.c to set
  360. * the USB ports)
  361. * Eth: 10/100Mbit Ethernet [0x xxx0xxxx]
  362. * (this is reset to '5'
  363. * in FEC driver: fec.c)
  364. * PSC6: UART6 (int. to PS/2 contr.) [0x xx5xxxxx]
  365. * ATA/CS: ??? [0x x1xxxxxx]
  366. * FIXME! UM Fig 2-10 suggests [0x x0xxxxxx]
  367. * CS1: Use Pin gpio_wkup_6 as second
  368. * SDRAM chip select (mem_cs1)
  369. * Timer: CAN2 / SPI
  370. * I2C: CAN1 / I²C2 [0x bxxxxxxx]
  371. */
  372. #ifdef CONFIG_BC3450_AC97
  373. # define CFG_GPS_PORT_CONFIG 0xb1502124
  374. #else /* PSC2=UART2 */
  375. # define CFG_GPS_PORT_CONFIG 0xb1502144
  376. #endif
  377. /*
  378. * Miscellaneous configurable options
  379. */
  380. #define CFG_LONGHELP /* undef to save memory */
  381. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  382. #if defined(CONFIG_CMD_KGDB)
  383. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  384. #else
  385. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  386. #endif
  387. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  388. #define CFG_MAXARGS 16 /* max no of command args */
  389. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Arg. Buffer Size */
  390. #define CFG_ALT_MEMTEST /* Enable an alternative, */
  391. /* more extensive mem test */
  392. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  393. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  394. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  395. #define CFG_HZ 1000 /* dec freq: 1ms ticks */
  396. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  397. #if defined(CONFIG_CMD_KGDB)
  398. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  399. #endif
  400. /*
  401. * Enable loopw command.
  402. */
  403. #define CONFIG_LOOPW
  404. /*
  405. * Various low-level settings
  406. */
  407. #if defined(CONFIG_MPC5200)
  408. # define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  409. # define CFG_HID0_FINAL HID0_ICE
  410. #else
  411. # define CFG_HID0_INIT 0
  412. # define CFG_HID0_FINAL 0
  413. #endif
  414. #define CFG_BOOTCS_START CFG_FLASH_BASE
  415. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  416. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  417. # define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  418. #else
  419. # define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  420. #endif
  421. #define CFG_CS0_START CFG_FLASH_BASE
  422. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  423. /* automatic configuration of chip selects */
  424. #ifdef CONFIG_TQM5200
  425. # define CONFIG_LAST_STAGE_INIT
  426. #endif /* CONFIG_TQM5200 */
  427. /*
  428. * SRAM - Do not map below 2 GB in address space, because this area is used
  429. * for SDRAM autosizing.
  430. */
  431. #ifdef CONFIG_TQM5200
  432. # define CFG_CS2_START 0xE5000000
  433. # define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  434. # define CFG_CS2_CFG 0x0004D930
  435. #endif /* CONFIG_TQM5200 */
  436. /*
  437. * Grafic controller - Do not map below 2 GB in address space, because this
  438. * area is used for SDRAM autosizing.
  439. */
  440. #ifdef CONFIG_TQM5200
  441. # define SM501_FB_BASE 0xE0000000
  442. # define CFG_CS1_START (SM501_FB_BASE)
  443. # define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  444. # define CFG_CS1_CFG 0x8F48FF70
  445. # define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  446. #endif /* CONFIG_TQM5200 */
  447. #define CFG_CS_BURST 0x00000000
  448. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for */
  449. /* flash and SM501 */
  450. #define CFG_RESET_ADDRESS 0xff000000
  451. /*
  452. * USB stuff
  453. */
  454. #define CONFIG_USB_CLOCK 0x0001BBBB
  455. #define CONFIG_USB_CONFIG 0x00002000 /* we're using Port 2 */
  456. /*
  457. * IDE/ATA stuff Supports IDE harddisk
  458. */
  459. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  460. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  461. #undef CONFIG_IDE_LED /* LED for ide not supported */
  462. #define CONFIG_IDE_RESET /* reset for ide supported */
  463. #define CONFIG_IDE_PREINIT
  464. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  465. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  466. #define CFG_ATA_IDE0_OFFSET 0x0000
  467. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  468. /* Offset for data I/O */
  469. #define CFG_ATA_DATA_OFFSET (0x0060)
  470. /* Offset for normal register accesses */
  471. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  472. /* Offset for alternate registers */
  473. #define CFG_ATA_ALT_OFFSET (0x005C)
  474. /* Interval between registers */
  475. #define CFG_ATA_STRIDE 4
  476. #endif /* __CONFIG_H */