video.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * video.c - run splash screen on lcd
  3. *
  4. * Copyright (c) 2007-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <stdarg.h>
  9. #include <common.h>
  10. #include <config.h>
  11. #include <malloc.h>
  12. #include <asm/blackfin.h>
  13. #include <asm/mach-common/bits/dma.h>
  14. #include <i2c.h>
  15. #include <linux/types.h>
  16. #include <stdio_dev.h>
  17. #ifdef CONFIG_VIDEO
  18. #define DMA_SIZE16 2
  19. #include <asm/mach-common/bits/eppi.h>
  20. #include <asm/bfin_logo_230x230.h>
  21. #define LCD_X_RES 480 /*Horizontal Resolution */
  22. #define LCD_Y_RES 272 /* Vertical Resolution */
  23. #define LCD_BPP 24 /* Bit Per Pixel */
  24. #define LCD_PIXEL_SIZE (LCD_BPP / 8)
  25. #define DMA_BUS_SIZE 32
  26. #define ACTIVE_VIDEO_MEM_OFFSET 0
  27. /* -- Horizontal synchronizing --
  28. *
  29. * Timing characteristics taken from the SHARP LQ043T1DG01 datasheet
  30. * (LCY-W-06602A Page 9 of 22)
  31. *
  32. * Clock Frequency 1/Tc Min 7.83 Typ 9.00 Max 9.26 MHz
  33. *
  34. * Period TH - 525 - Clock
  35. * Pulse width THp - 41 - Clock
  36. * Horizontal period THd - 480 - Clock
  37. * Back porch THb - 2 - Clock
  38. * Front porch THf - 2 - Clock
  39. *
  40. * -- Vertical synchronizing --
  41. * Period TV - 286 - Line
  42. * Pulse width TVp - 10 - Line
  43. * Vertical period TVd - 272 - Line
  44. * Back porch TVb - 2 - Line
  45. * Front porch TVf - 2 - Line
  46. */
  47. #define LCD_CLK (8*1000*1000) /* 8MHz */
  48. /* # active data to transfer after Horizontal Delay clock */
  49. #define EPPI_HCOUNT LCD_X_RES
  50. /* # active lines to transfer after Vertical Delay clock */
  51. #define EPPI_VCOUNT LCD_Y_RES
  52. /* Samples per Line = 480 (active data) + 45 (padding) */
  53. #define EPPI_LINE 525
  54. /* Lines per Frame = 272 (active data) + 14 (padding) */
  55. #define EPPI_FRAME 286
  56. /* FS1 (Hsync) Width (Typical)*/
  57. #define EPPI_FS1W_HBL 41
  58. /* FS1 (Hsync) Period (Typical) */
  59. #define EPPI_FS1P_AVPL EPPI_LINE
  60. /* Horizontal Delay clock after assertion of Hsync (Typical) */
  61. #define EPPI_HDELAY 43
  62. /* FS2 (Vsync) Width = FS1 (Hsync) Period * 10 */
  63. #define EPPI_FS2W_LVB (EPPI_LINE * 10)
  64. /* FS2 (Vsync) Period = FS1 (Hsync) Period * Lines per Frame */
  65. #define EPPI_FS2P_LAVF (EPPI_LINE * EPPI_FRAME)
  66. /* Vertical Delay after assertion of Vsync (2 Lines) */
  67. #define EPPI_VDELAY 12
  68. #define EPPI_CLIP 0xFF00FF00
  69. /* EPPI Control register configuration value for RGB out
  70. * - EPPI as Output
  71. * GP 2 frame sync mode,
  72. * Internal Clock generation disabled, Internal FS generation enabled,
  73. * Receives samples on EPPI_CLK raising edge, Transmits samples on EPPI_CLK falling edge,
  74. * FS1 & FS2 are active high,
  75. * DLEN = 6 (24 bits for RGB888 out) or 5 (18 bits for RGB666 out)
  76. * DMA Unpacking disabled when RGB Formating is enabled, otherwise DMA unpacking enabled
  77. * Swapping Enabled,
  78. * One (DMA) Channel Mode,
  79. * RGB Formatting Enabled for RGB666 output, disabled for RGB888 output
  80. * Regular watermark - when FIFO is 100% full,
  81. * Urgent watermark - when FIFO is 75% full
  82. */
  83. #define EPPI_CONTROL (0x20136E2E)
  84. static inline u16 get_eppi_clkdiv(u32 target_ppi_clk)
  85. {
  86. u32 sclk = get_sclk();
  87. /* EPPI_CLK = (SCLK) / (2 * (EPPI_CLKDIV[15:0] + 1)) */
  88. return (((sclk / target_ppi_clk) / 2) - 1);
  89. }
  90. void Init_PPI(void)
  91. {
  92. u16 eppi_clkdiv = get_eppi_clkdiv(LCD_CLK);
  93. bfin_write_EPPI0_FS1W_HBL(EPPI_FS1W_HBL);
  94. bfin_write_EPPI0_FS1P_AVPL(EPPI_FS1P_AVPL);
  95. bfin_write_EPPI0_FS2W_LVB(EPPI_FS2W_LVB);
  96. bfin_write_EPPI0_FS2P_LAVF(EPPI_FS2P_LAVF);
  97. bfin_write_EPPI0_CLIP(EPPI_CLIP);
  98. bfin_write_EPPI0_FRAME(EPPI_FRAME);
  99. bfin_write_EPPI0_LINE(EPPI_LINE);
  100. bfin_write_EPPI0_HCOUNT(EPPI_HCOUNT);
  101. bfin_write_EPPI0_HDELAY(EPPI_HDELAY);
  102. bfin_write_EPPI0_VCOUNT(EPPI_VCOUNT);
  103. bfin_write_EPPI0_VDELAY(EPPI_VDELAY);
  104. bfin_write_EPPI0_CLKDIV(eppi_clkdiv);
  105. /*
  106. * DLEN = 6 (24 bits for RGB888 out) or 5 (18 bits for RGB666 out)
  107. * RGB Formatting Enabled for RGB666 output, disabled for RGB888 output
  108. */
  109. #if defined(CONFIG_VIDEO_RGB666)
  110. bfin_write_EPPI0_CONTROL((EPPI_CONTROL & ~DLENGTH) | DLEN_18 |
  111. RGB_FMT_EN);
  112. #else
  113. bfin_write_EPPI0_CONTROL(((EPPI_CONTROL & ~DLENGTH) | DLEN_24) &
  114. ~RGB_FMT_EN);
  115. #endif
  116. }
  117. #define DEB2_URGENT 0x2000 /* DEB2 Urgent */
  118. void Init_DMA(void *dst)
  119. {
  120. #if defined(CONFIG_DEB_DMA_URGENT)
  121. *pEBIU_DDRQUE |= DEB2_URGENT;
  122. #endif
  123. *pDMA12_START_ADDR = dst;
  124. /* X count */
  125. *pDMA12_X_COUNT = (LCD_X_RES * LCD_BPP) / DMA_BUS_SIZE;
  126. *pDMA12_X_MODIFY = DMA_BUS_SIZE / 8;
  127. /* Y count */
  128. *pDMA12_Y_COUNT = LCD_Y_RES;
  129. *pDMA12_Y_MODIFY = DMA_BUS_SIZE / 8;
  130. /* DMA Config */
  131. *pDMA12_CONFIG = WDSIZE_32 | /* 32 bit DMA */
  132. DMA2D | /* 2D DMA */
  133. FLOW_AUTO; /* autobuffer mode */
  134. }
  135. void Init_Ports(void)
  136. {
  137. *pPORTF_MUX = 0x00000000;
  138. *pPORTF_FER |= 0xFFFF; /* PPI0..15 */
  139. *pPORTG_MUX &=
  140. ~(PORT_x_MUX_0_MASK | PORT_x_MUX_1_MASK | PORT_x_MUX_2_MASK |
  141. PORT_x_MUX_3_MASK | PORT_x_MUX_4_MASK);
  142. *pPORTG_FER |= PG0 | PG1 | PG2 | PG3 | PG4; /* CLK, FS1, FS2, PPI16..17 */
  143. #if !defined(CONFIG_VIDEO_RGB666)
  144. *pPORTD_MUX &=
  145. ~(PORT_x_MUX_0_MASK | PORT_x_MUX_1_MASK | PORT_x_MUX_2_MASK |
  146. PORT_x_MUX_3_MASK | PORT_x_MUX_4_MASK | PORT_x_MUX_5_MASK);
  147. *pPORTD_MUX |=
  148. (PORT_x_MUX_0_FUNC_4 | PORT_x_MUX_1_FUNC_4 | PORT_x_MUX_2_FUNC_4 |
  149. PORT_x_MUX_3_FUNC_4 | PORT_x_MUX_4_FUNC_4 | PORT_x_MUX_5_FUNC_4);
  150. *pPORTD_FER |= PD0 | PD1 | PD2 | PD3 | PD4 | PD5; /* PPI18..23 */
  151. #endif
  152. *pPORTE_FER &= ~PE3; /* DISP */
  153. *pPORTE_DIR_SET = PE3;
  154. *pPORTE_SET = PE3;
  155. }
  156. void EnableDMA(void)
  157. {
  158. *pDMA12_CONFIG |= DMAEN;
  159. }
  160. void DisableDMA(void)
  161. {
  162. *pDMA12_CONFIG &= ~DMAEN;
  163. }
  164. /* enable and disable PPI functions */
  165. void EnablePPI(void)
  166. {
  167. bfin_write_EPPI0_CONTROL(bfin_read_EPPI0_CONTROL() | EPPI_EN);
  168. }
  169. void DisablePPI(void)
  170. {
  171. bfin_write_EPPI0_CONTROL(bfin_read_EPPI0_CONTROL() & ~EPPI_EN);
  172. }
  173. int video_init(void *dst)
  174. {
  175. Init_Ports();
  176. Init_DMA(dst);
  177. EnableDMA();
  178. Init_PPI();
  179. EnablePPI();
  180. return 0;
  181. }
  182. static void dma_bitblit(void *dst, fastimage_t *logo, int x, int y)
  183. {
  184. if (dcache_status())
  185. blackfin_dcache_flush_range(logo->data,
  186. logo->data + logo->size);
  187. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  188. /* Setup destination start address */
  189. bfin_write_MDMA_D0_START_ADDR(dst + ((x & -2) * LCD_PIXEL_SIZE)
  190. + (y * LCD_X_RES * LCD_PIXEL_SIZE));
  191. /* Setup destination xcount */
  192. bfin_write_MDMA_D0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  193. /* Setup destination xmodify */
  194. bfin_write_MDMA_D0_X_MODIFY(DMA_SIZE16);
  195. /* Setup destination ycount */
  196. bfin_write_MDMA_D0_Y_COUNT(logo->height);
  197. /* Setup destination ymodify */
  198. bfin_write_MDMA_D0_Y_MODIFY((LCD_X_RES - logo->width) * LCD_PIXEL_SIZE +
  199. DMA_SIZE16);
  200. /* Setup Source start address */
  201. bfin_write_MDMA_S0_START_ADDR(logo->data);
  202. /* Setup Source xcount */
  203. bfin_write_MDMA_S0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  204. /* Setup Source xmodify */
  205. bfin_write_MDMA_S0_X_MODIFY(DMA_SIZE16);
  206. /* Setup Source ycount */
  207. bfin_write_MDMA_S0_Y_COUNT(logo->height);
  208. /* Setup Source ymodify */
  209. bfin_write_MDMA_S0_Y_MODIFY(DMA_SIZE16);
  210. /* Enable source DMA */
  211. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16 | DMA2D);
  212. SSYNC();
  213. bfin_write_MDMA_D0_CONFIG(WNR | DMAEN | WDSIZE_16 | DMA2D);
  214. while (bfin_read_MDMA_D0_IRQ_STATUS() & DMA_RUN) ;
  215. bfin_write_MDMA_S0_IRQ_STATUS(bfin_read_MDMA_S0_IRQ_STATUS() | DMA_DONE
  216. | DMA_ERR);
  217. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() | DMA_DONE
  218. | DMA_ERR);
  219. }
  220. void video_putc(const char c)
  221. {
  222. }
  223. void video_puts(const char *s)
  224. {
  225. }
  226. int drv_video_init(void)
  227. {
  228. int error, devices = 1;
  229. struct stdio_dev videodev;
  230. u8 *dst;
  231. u32 fbmem_size =
  232. LCD_X_RES * LCD_Y_RES * LCD_PIXEL_SIZE + ACTIVE_VIDEO_MEM_OFFSET;
  233. dst = malloc(fbmem_size);
  234. if (dst == NULL) {
  235. printf("Failed to alloc FB memory\n");
  236. return -1;
  237. }
  238. #ifdef EASYLOGO_ENABLE_GZIP
  239. unsigned char *data = EASYLOGO_DECOMP_BUFFER;
  240. unsigned long src_len = EASYLOGO_ENABLE_GZIP;
  241. if (gunzip(data, bfin_logo.size, bfin_logo.data, &src_len)) {
  242. puts("Failed to decompress logo\n");
  243. free(dst);
  244. return -1;
  245. }
  246. bfin_logo.data = data;
  247. #endif
  248. memset(dst + ACTIVE_VIDEO_MEM_OFFSET, bfin_logo.data[0],
  249. fbmem_size - ACTIVE_VIDEO_MEM_OFFSET);
  250. dma_bitblit(dst + ACTIVE_VIDEO_MEM_OFFSET, &bfin_logo,
  251. (LCD_X_RES - bfin_logo.width) / 2,
  252. (LCD_Y_RES - bfin_logo.height) / 2);
  253. video_init(dst); /* Video initialization */
  254. memset(&videodev, 0, sizeof(videodev));
  255. strcpy(videodev.name, "video");
  256. videodev.ext = DEV_EXT_VIDEO; /* Video extensions */
  257. videodev.flags = DEV_FLAGS_SYSTEM; /* No Output */
  258. videodev.putc = video_putc; /* 'putc' function */
  259. videodev.puts = video_puts; /* 'puts' function */
  260. error = stdio_register(&videodev);
  261. return (error == 0) ? devices : error;
  262. }
  263. #endif