lowlevel_init.S 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. * Kshitij Gupta <Kshitij@ti.com>
  7. *
  8. * Modified for OMAP 1610 H2 board by Nishant Kamat, Jan 2004
  9. *
  10. * Modified for OMAP 5912 OSK board by Rishi Bhattacharya, Apr 2004
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <config.h>
  30. #include <version.h>
  31. #if defined(CONFIG_OMAP1610)
  32. #include <./configs/omap1510.h>
  33. #endif
  34. _TEXT_BASE:
  35. .word TEXT_BASE /* sdram load addr from config.mk */
  36. .globl lowlevel_init
  37. lowlevel_init:
  38. /*------------------------------------------------------*
  39. *mask all IRQs by setting all bits in the INTMR default*
  40. *------------------------------------------------------*/
  41. mov r1, #0xffffffff
  42. ldr r0, =REG_IHL1_MIR
  43. str r1, [r0]
  44. ldr r0, =REG_IHL2_MIR
  45. str r1, [r0]
  46. /*------------------------------------------------------*
  47. * Set up ARM CLM registers (IDLECT1) *
  48. *------------------------------------------------------*/
  49. ldr r0, REG_ARM_IDLECT1
  50. ldr r1, VAL_ARM_IDLECT1
  51. str r1, [r0]
  52. /*------------------------------------------------------*
  53. * Set up ARM CLM registers (IDLECT2) *
  54. *------------------------------------------------------*/
  55. ldr r0, REG_ARM_IDLECT2
  56. ldr r1, VAL_ARM_IDLECT2
  57. str r1, [r0]
  58. /*------------------------------------------------------*
  59. * Set up ARM CLM registers (IDLECT3) *
  60. *------------------------------------------------------*/
  61. ldr r0, REG_ARM_IDLECT3
  62. ldr r1, VAL_ARM_IDLECT3
  63. str r1, [r0]
  64. mov r1, #0x01 /* PER_EN bit */
  65. ldr r0, REG_ARM_RSTCT2
  66. strh r1, [r0] /* CLKM; Peripheral reset. */
  67. /* Set CLKM to Sync-Scalable */
  68. /* I supposedly need to enable the dsp clock before switching */
  69. mov r1, #0x0000
  70. ldr r0, REG_ARM_SYSST
  71. strh r1, [r0]
  72. mov r0, #0x400
  73. 1:
  74. subs r0, r0, #0x1 /* wait for any bubbles to finish */
  75. bne 1b
  76. ldr r1, VAL_ARM_CKCTL
  77. ldr r0, REG_ARM_CKCTL
  78. strh r1, [r0]
  79. /* a few nops to let settle */
  80. nop
  81. nop
  82. nop
  83. nop
  84. nop
  85. nop
  86. nop
  87. nop
  88. nop
  89. nop
  90. /* setup DPLL 1 */
  91. /* Ramp up the clock to 96Mhz */
  92. ldr r1, VAL_DPLL1_CTL
  93. ldr r0, REG_DPLL1_CTL
  94. strh r1, [r0]
  95. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  96. beq lock_end /* Do not look for lock if BYPASS selected */
  97. 2:
  98. ldrh r1, [r0]
  99. ands r1, r1, #0x01 /* Check the LOCK bit.*/
  100. beq 2b /* loop until bit goes hi. */
  101. lock_end:
  102. /*------------------------------------------------------*
  103. * Turn off the watchdog during init... *
  104. *------------------------------------------------------*/
  105. ldr r0, REG_WATCHDOG
  106. ldr r1, WATCHDOG_VAL1
  107. str r1, [r0]
  108. ldr r1, WATCHDOG_VAL2
  109. str r1, [r0]
  110. ldr r0, REG_WSPRDOG
  111. ldr r1, WSPRDOG_VAL1
  112. str r1, [r0]
  113. ldr r0, REG_WWPSDOG
  114. watch1Wait:
  115. ldr r1, [r0]
  116. tst r1, #0x10
  117. bne watch1Wait
  118. ldr r0, REG_WSPRDOG
  119. ldr r1, WSPRDOG_VAL2
  120. str r1, [r0]
  121. ldr r0, REG_WWPSDOG
  122. watch2Wait:
  123. ldr r1, [r0]
  124. tst r1, #0x10
  125. bne watch2Wait
  126. /* Set memory timings corresponding to the new clock speed */
  127. /* Check execution location to determine current execution location
  128. * and branch to appropriate initialization code.
  129. */
  130. /* Load physical SDRAM base. */
  131. mov r0, #0x10000000
  132. /* Get current execution location. */
  133. mov r1, pc
  134. /* Compare. */
  135. cmp r1, r0
  136. /* Skip over EMIF-fast initialization if running from SDRAM. */
  137. bge skip_sdram
  138. /*
  139. * Delay for SDRAM initialization.
  140. */
  141. mov r3, #0x1800 /* value should be checked */
  142. 3:
  143. subs r3, r3, #0x1 /* Decrement count */
  144. bne 3b
  145. /*
  146. * Set SDRAM control values. Disable refresh before MRS command.
  147. */
  148. /* mobile ddr operation */
  149. ldr r0, REG_SDRAM_OPERATION
  150. mov r2, #07
  151. str r2, [r0]
  152. /* config register */
  153. ldr r0, REG_SDRAM_CONFIG
  154. ldr r1, SDRAM_CONFIG_VAL
  155. str r1, [r0]
  156. /* manual command register */
  157. ldr r0, REG_SDRAM_MANUAL_CMD
  158. /* issue set cke high */
  159. mov r1, #CMD_SDRAM_CKE_SET_HIGH
  160. str r1, [r0]
  161. /* issue nop */
  162. mov r1, #CMD_SDRAM_NOP
  163. str r1, [r0]
  164. mov r2, #0x0100
  165. waitMDDR1:
  166. subs r2, r2, #1
  167. bne waitMDDR1 /* delay loop */
  168. /* issue precharge */
  169. mov r1, #CMD_SDRAM_PRECHARGE
  170. str r1, [r0]
  171. /* issue autorefresh x 2 */
  172. mov r1, #CMD_SDRAM_AUTOREFRESH
  173. str r1, [r0]
  174. str r1, [r0]
  175. /* mrs register ddr mobile */
  176. ldr r0, REG_SDRAM_MRS
  177. mov r1, #0x33
  178. str r1, [r0]
  179. /* emrs1 low-power register */
  180. ldr r0, REG_SDRAM_EMRS1
  181. /* self refresh on all banks */
  182. mov r1, #0
  183. str r1, [r0]
  184. ldr r0, REG_DLL_URD_CONTROL
  185. ldr r1, DLL_URD_CONTROL_VAL
  186. str r1, [r0]
  187. ldr r0, REG_DLL_LRD_CONTROL
  188. ldr r1, DLL_LRD_CONTROL_VAL
  189. str r1, [r0]
  190. ldr r0, REG_DLL_WRT_CONTROL
  191. ldr r1, DLL_WRT_CONTROL_VAL
  192. str r1, [r0]
  193. /* delay loop */
  194. mov r2, #0x0100
  195. waitMDDR2:
  196. subs r2, r2, #1
  197. bne waitMDDR2
  198. /*
  199. * Delay for SDRAM initialization.
  200. */
  201. mov r3, #0x1800
  202. 4:
  203. subs r3, r3, #1 /* Decrement count. */
  204. bne 4b
  205. b common_tc
  206. skip_sdram:
  207. ldr r0, REG_SDRAM_CONFIG
  208. ldr r1, SDRAM_CONFIG_VAL
  209. str r1, [r0]
  210. common_tc:
  211. /* slow interface */
  212. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  213. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  214. str r1, [r0] /* Chip Select 0 */
  215. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  216. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  217. str r1, [r0] /* Chip Select 1 */
  218. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  219. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  220. str r1, [r0] /* Chip Select 3 */
  221. #ifdef CONFIG_H2_OMAP1610
  222. /* inserting additional 2 clock cycle hold time for LAN */
  223. ldr r0, REG_TC_EMIFS_CS1_ADVANCED
  224. ldr r1, VAL_TC_EMIFS_CS1_ADVANCED
  225. str r1, [r0]
  226. #endif
  227. /* Start MPU Timer 1 */
  228. ldr r0, REG_MPU_LOAD_TIMER
  229. ldr r1, VAL_MPU_LOAD_TIMER
  230. str r1, [r0]
  231. ldr r0, REG_MPU_CNTL_TIMER
  232. ldr r1, VAL_MPU_CNTL_TIMER
  233. str r1, [r0]
  234. /* back to arch calling code */
  235. mov pc, lr
  236. /* the literal pools origin */
  237. .ltorg
  238. REG_TC_EMIFS_CONFIG: /* 32 bits */
  239. .word 0xfffecc0c
  240. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  241. .word 0xfffecc10
  242. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  243. .word 0xfffecc14
  244. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  245. .word 0xfffecc18
  246. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  247. .word 0xfffecc1c
  248. #ifdef CONFIG_H2_OMAP1610
  249. REG_TC_EMIFS_CS1_ADVANCED: /* 32 bits */
  250. .word 0xfffecc54
  251. #endif
  252. /* MPU clock/reset/power mode control registers */
  253. REG_ARM_CKCTL: /* 16 bits */
  254. .word 0xfffece00
  255. REG_ARM_IDLECT3: /* 16 bits */
  256. .word 0xfffece24
  257. REG_ARM_IDLECT2: /* 16 bits */
  258. .word 0xfffece08
  259. REG_ARM_IDLECT1: /* 16 bits */
  260. .word 0xfffece04
  261. REG_ARM_RSTCT2: /* 16 bits */
  262. .word 0xfffece14
  263. REG_ARM_SYSST: /* 16 bits */
  264. .word 0xfffece18
  265. /* DPLL control registers */
  266. REG_DPLL1_CTL: /* 16 bits */
  267. .word 0xfffecf00
  268. /* Watch Dog register */
  269. /* secure watchdog stop */
  270. REG_WSPRDOG:
  271. .word 0xfffeb048
  272. /* watchdog write pending */
  273. REG_WWPSDOG:
  274. .word 0xfffeb034
  275. WSPRDOG_VAL1:
  276. .word 0x0000aaaa
  277. WSPRDOG_VAL2:
  278. .word 0x00005555
  279. /* SDRAM config is: auto refresh enabled, 16 bit 4 bank,
  280. counter @8192 rows, 10 ns, 8 burst */
  281. REG_SDRAM_CONFIG:
  282. .word 0xfffecc20
  283. /* Operation register */
  284. REG_SDRAM_OPERATION:
  285. .word 0xfffecc80
  286. /* Manual command register */
  287. REG_SDRAM_MANUAL_CMD:
  288. .word 0xfffecc84
  289. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  290. REG_SDRAM_MRS:
  291. .word 0xfffecc70
  292. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  293. REG_SDRAM_EMRS1:
  294. .word 0xfffecc78
  295. /* WRT DLL register */
  296. REG_DLL_WRT_CONTROL:
  297. .word 0xfffecc68
  298. DLL_WRT_CONTROL_VAL:
  299. .word 0x03f00002
  300. /* URD DLL register */
  301. REG_DLL_URD_CONTROL:
  302. .word 0xfffeccc0
  303. DLL_URD_CONTROL_VAL:
  304. .word 0x00800002
  305. /* LRD DLL register */
  306. REG_DLL_LRD_CONTROL:
  307. .word 0xfffecccc
  308. REG_WATCHDOG:
  309. .word 0xfffec808
  310. REG_MPU_LOAD_TIMER:
  311. .word 0xfffec600
  312. REG_MPU_CNTL_TIMER:
  313. .word 0xfffec500
  314. /* 96 MHz Samsung Mobile DDR */
  315. SDRAM_CONFIG_VAL:
  316. .word 0x001200f4
  317. DLL_LRD_CONTROL_VAL:
  318. .word 0x00800002
  319. VAL_ARM_CKCTL:
  320. .word 0x3000
  321. VAL_DPLL1_CTL:
  322. .word 0x2830
  323. #ifdef CONFIG_OSK_OMAP5912
  324. VAL_TC_EMIFS_CS0_CONFIG:
  325. .word 0x002130b0
  326. VAL_TC_EMIFS_CS1_CONFIG:
  327. .word 0x00001131
  328. VAL_TC_EMIFS_CS2_CONFIG:
  329. .word 0x000055f0
  330. VAL_TC_EMIFS_CS3_CONFIG:
  331. .word 0x88011131
  332. #endif
  333. #ifdef CONFIG_H2_OMAP1610
  334. VAL_TC_EMIFS_CS0_CONFIG:
  335. .word 0x00203331
  336. VAL_TC_EMIFS_CS1_CONFIG:
  337. .word 0x8180fff3
  338. VAL_TC_EMIFS_CS2_CONFIG:
  339. .word 0xf800f22a
  340. VAL_TC_EMIFS_CS3_CONFIG:
  341. .word 0x88011131
  342. VAL_TC_EMIFS_CS1_ADVANCED:
  343. .word 0x00000022
  344. #endif
  345. VAL_TC_EMIFF_SDRAM_CONFIG:
  346. .word 0x010290fc
  347. VAL_TC_EMIFF_MRS:
  348. .word 0x00000027
  349. VAL_ARM_IDLECT1:
  350. .word 0x00000400
  351. VAL_ARM_IDLECT2:
  352. .word 0x00000886
  353. VAL_ARM_IDLECT3:
  354. .word 0x00000015
  355. WATCHDOG_VAL1:
  356. .word 0x000000f5
  357. WATCHDOG_VAL2:
  358. .word 0x000000a0
  359. VAL_MPU_LOAD_TIMER:
  360. .word 0xffffffff
  361. VAL_MPU_CNTL_TIMER:
  362. .word 0xffffffa1
  363. /* command values */
  364. .equ CMD_SDRAM_NOP, 0x00000000
  365. .equ CMD_SDRAM_PRECHARGE, 0x00000001
  366. .equ CMD_SDRAM_AUTOREFRESH, 0x00000002
  367. .equ CMD_SDRAM_CKE_SET_HIGH, 0x00000007