HIDDEN_DRAGON.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * (C) Copyright 2004
  3. * Yusdi Santoso, Adaptec Inc., yusdi_santoso@adaptec.com
  4. *
  5. * (C) Copyright 2001, 2002
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /* ------------------------------------------------------------------------- */
  27. /*
  28. * board/config.h - configuration options, board specific
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC824X 1
  37. #define CONFIG_MPC8245 1
  38. #define CONFIG_HIDDEN_DRAGON 1
  39. #if 0
  40. #define USE_DINK32 1
  41. #else
  42. #undef USE_DINK32
  43. #endif
  44. #define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
  45. #define CONFIG_BAUDRATE 9600
  46. #define CONFIG_DRAM_SPEED 100 /* MHz */
  47. /*
  48. * BOOTP options
  49. */
  50. #define CONFIG_BOOTP_BOOTFILESIZE
  51. #define CONFIG_BOOTP_BOOTPATH
  52. #define CONFIG_BOOTP_GATEWAY
  53. #define CONFIG_BOOTP_HOSTNAME
  54. /*
  55. * Command line configuration.
  56. */
  57. #include <config_cmd_default.h>
  58. #define CONFIG_CMD_EEPROM
  59. #define CONFIG_CMD_ELF
  60. #define CONFIG_CMD_I2C
  61. #define CONFIG_CMD_NET
  62. #define CONFIG_CMD_PCI
  63. #define CONFIG_CMD_PING
  64. /*
  65. * Miscellaneous configurable options
  66. */
  67. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  68. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  69. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  70. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  71. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  72. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  73. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  74. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  75. /*-----------------------------------------------------------------------
  76. * PCI stuff
  77. *-----------------------------------------------------------------------
  78. */
  79. #define CONFIG_PCI /* include pci support */
  80. #undef CONFIG_PCI_PNP
  81. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  82. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  83. #define PCI_ENET0_IOADDR 0x80000000
  84. #define PCI_ENET0_MEMADDR 0x80000000
  85. #define PCI_ENET1_IOADDR 0x81000000
  86. #define PCI_ENET1_MEMADDR 0x81000000
  87. #define CONFIG_RTL8139
  88. /* Make sure the ethaddr can be overwritten
  89. TODO: Remove this on final product
  90. */
  91. #define CONFIG_ENV_OVERWRITE
  92. /*-----------------------------------------------------------------------
  93. * Start addresses for the final memory configuration
  94. * (Set up by the startup code)
  95. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  96. */
  97. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  98. #define CONFIG_SYS_MAX_RAM_SIZE 0x02000000
  99. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  100. #if defined (USE_DINK32)
  101. #define CONFIG_SYS_MONITOR_LEN 0x00030000
  102. #define CONFIG_SYS_MONITOR_BASE 0x00090000
  103. #define CONFIG_SYS_RAMBOOT 1
  104. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  105. #define CONFIG_SYS_INIT_RAM_END 0x10000
  106. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  107. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  108. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  109. #else
  110. #undef CONFIG_SYS_RAMBOOT
  111. #define CONFIG_SYS_MONITOR_LEN 0x00030000
  112. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  113. #define CONFIG_SYS_GBL_DATA_SIZE 128
  114. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  115. #define CONFIG_SYS_INIT_RAM_END 0x1000
  116. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  117. #endif
  118. #define CONFIG_SYS_FLASH_BASE 0xFFE00000
  119. #define CONFIG_SYS_FLASH_SIZE (2 * 1024 * 1024) /* Unity has onboard 1MByte flash */
  120. #define CONFIG_ENV_IS_IN_FLASH 1
  121. #define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
  122. #define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
  123. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  124. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  125. #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
  126. #define CONFIG_SYS_EUMB_ADDR 0xFC000000
  127. #define CONFIG_SYS_ISA_MEM 0xFD000000
  128. #define CONFIG_SYS_ISA_IO 0xFE000000
  129. #define CONFIG_SYS_FLASH_RANGE_BASE 0xFFE00000 /* flash memory address range */
  130. #define CONFIG_SYS_FLASH_RANGE_SIZE 0x00200000
  131. #define FLASH_BASE0_PRELIM 0xFFE00000 /* processor board flash */
  132. /*
  133. * select i2c support configuration
  134. *
  135. * Supported configurations are {none, software, hardware} drivers.
  136. * If the software driver is chosen, there are some additional
  137. * configuration items that the driver uses to drive the port pins.
  138. */
  139. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  140. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  141. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  142. #define CONFIG_SYS_I2C_SLAVE 0x7F
  143. #ifdef CONFIG_SOFT_I2C
  144. #error "Soft I2C is not configured properly. Please review!"
  145. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  146. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  147. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  148. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  149. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  150. else iop->pdat &= ~0x00010000
  151. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  152. else iop->pdat &= ~0x00020000
  153. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  154. #endif /* CONFIG_SOFT_I2C */
  155. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  156. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  157. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  158. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  159. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  160. #define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM }
  161. /*-----------------------------------------------------------------------
  162. * Definitions for initial stack pointer and data area (in DPRAM)
  163. */
  164. #define CONFIG_WINBOND_83C553 1 /*has a winbond bridge */
  165. #define CONFIG_SYS_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
  166. #define CONFIG_SYS_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
  167. #define CONFIG_SYS_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
  168. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
  169. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  170. /* TODO: Change this to VIA686A */
  171. /*
  172. * NS87308 Configuration
  173. */
  174. #define CONFIG_NS87308 /* Nat Semi super-io controller on ISA bus */
  175. #define CONFIG_SYS_NS87308_BADDR_10 1
  176. #define CONFIG_SYS_NS87308_DEVS ( CONFIG_SYS_NS87308_UART1 | \
  177. CONFIG_SYS_NS87308_UART2 | \
  178. CONFIG_SYS_NS87308_POWRMAN | \
  179. CONFIG_SYS_NS87308_RTC_APC )
  180. #undef CONFIG_SYS_NS87308_PS2MOD
  181. #define CONFIG_SYS_NS87308_CS0_BASE 0x0076
  182. #define CONFIG_SYS_NS87308_CS0_CONF 0x30
  183. #define CONFIG_SYS_NS87308_CS1_BASE 0x0075
  184. #define CONFIG_SYS_NS87308_CS1_CONF 0x30
  185. #define CONFIG_SYS_NS87308_CS2_BASE 0x0074
  186. #define CONFIG_SYS_NS87308_CS2_CONF 0x30
  187. /*
  188. * NS16550 Configuration
  189. */
  190. #define CONFIG_SYS_NS16550
  191. #define CONFIG_SYS_NS16550_SERIAL
  192. #define CONFIG_SYS_NS16550_REG_SIZE 1
  193. #if (CONFIG_CONS_INDEX > 2)
  194. #define CONFIG_SYS_NS16550_CLK CONFIG_DRAM_SPEED*1000000
  195. #else
  196. #define CONFIG_SYS_NS16550_CLK 1843200
  197. #endif
  198. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART1_BASE)
  199. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART2_BASE)
  200. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_EUMB_ADDR + 0x4500)
  201. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_EUMB_ADDR + 0x4600)
  202. /*
  203. * Low Level Configuration Settings
  204. * (address mappings, register initial values, etc.)
  205. * You should know what you are doing if you make changes here.
  206. */
  207. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  208. #define CONFIG_SYS_ROMNAL 7 /*rom/flash next access time */
  209. #define CONFIG_SYS_ROMFAL 11 /*rom/flash access time */
  210. #define CONFIG_SYS_REFINT 430 /* no of clock cycles between CBR refresh cycles */
  211. /* the following are for SDRAM only*/
  212. #define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
  213. #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
  214. #define CONFIG_SYS_RDLAT 4 /* data latency from read command */
  215. #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
  216. #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
  217. #define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
  218. #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  219. #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
  220. #if 0
  221. #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
  222. #endif
  223. #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
  224. #define CONFIG_SYS_EXTROM 1
  225. #define CONFIG_SYS_REGDIMM 0
  226. /* memory bank settings*/
  227. /*
  228. * only bits 20-29 are actually used from these vales to set the
  229. * start/end address the upper two bits will be 0, and the lower 20
  230. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  231. * end address
  232. */
  233. #define CONFIG_SYS_BANK0_START 0x00000000
  234. #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
  235. #define CONFIG_SYS_BANK0_ENABLE 1
  236. #define CONFIG_SYS_BANK1_START 0x3ff00000
  237. #define CONFIG_SYS_BANK1_END 0x3fffffff
  238. #define CONFIG_SYS_BANK1_ENABLE 0
  239. #define CONFIG_SYS_BANK2_START 0x3ff00000
  240. #define CONFIG_SYS_BANK2_END 0x3fffffff
  241. #define CONFIG_SYS_BANK2_ENABLE 0
  242. #define CONFIG_SYS_BANK3_START 0x3ff00000
  243. #define CONFIG_SYS_BANK3_END 0x3fffffff
  244. #define CONFIG_SYS_BANK3_ENABLE 0
  245. #define CONFIG_SYS_BANK4_START 0x00000000
  246. #define CONFIG_SYS_BANK4_END 0x00000000
  247. #define CONFIG_SYS_BANK4_ENABLE 0
  248. #define CONFIG_SYS_BANK5_START 0x00000000
  249. #define CONFIG_SYS_BANK5_END 0x00000000
  250. #define CONFIG_SYS_BANK5_ENABLE 0
  251. #define CONFIG_SYS_BANK6_START 0x00000000
  252. #define CONFIG_SYS_BANK6_END 0x00000000
  253. #define CONFIG_SYS_BANK6_ENABLE 0
  254. #define CONFIG_SYS_BANK7_START 0x00000000
  255. #define CONFIG_SYS_BANK7_END 0x00000000
  256. #define CONFIG_SYS_BANK7_ENABLE 0
  257. /*
  258. * Memory bank enable bitmask, specifying which of the banks defined above
  259. are actually present. MSB is for bank #7, LSB is for bank #0.
  260. */
  261. #define CONFIG_SYS_BANK_ENABLE 0x01
  262. #define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
  263. /* see 8240 book for bit definitions */
  264. #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
  265. /* currently accessed page in memory */
  266. /* see 8240 book for details */
  267. /* SDRAM 0 - 256MB */
  268. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  269. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  270. /* stack in DCACHE @ 1GB (no backing mem) */
  271. #if defined(USE_DINK32)
  272. #define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
  273. #define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
  274. #else
  275. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  276. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  277. #endif
  278. /* PCI memory */
  279. #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  280. #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  281. /* Flash, config addrs, etc */
  282. #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  283. #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  284. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  285. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  286. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  287. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  288. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  289. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  290. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  291. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  292. /*
  293. * For booting Linux, the board info and command line data
  294. * have to be in the first 8 MB of memory, since this is
  295. * the maximum mapped by the Linux kernel during initialization.
  296. */
  297. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  298. /*-----------------------------------------------------------------------
  299. * FLASH organization
  300. */
  301. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  302. #define CONFIG_SYS_MAX_FLASH_SECT 36 /* max number of sectors on one chip */
  303. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  304. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  305. /*-----------------------------------------------------------------------
  306. * Cache Configuration
  307. */
  308. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  309. #if defined(CONFIG_CMD_KGDB)
  310. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  311. #endif
  312. /*
  313. * Internal Definitions
  314. *
  315. * Boot Flags
  316. */
  317. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  318. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  319. /* values according to the manual */
  320. #define CONFIG_DRAM_50MHZ 1
  321. #define CONFIG_SDRAM_50MHZ
  322. #undef NR_8259_INTS
  323. #define NR_8259_INTS 1
  324. #define CONFIG_DISK_SPINUP_TIME 1000000
  325. #endif /* __CONFIG_H */