at91sam9m10g45_devices.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91_common.h>
  26. #include <asm/arch/at91_pmc.h>
  27. #include <asm/arch/gpio.h>
  28. #include <asm/arch/io.h>
  29. void at91_serial0_hw_init(void)
  30. {
  31. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  32. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  33. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_US0);
  34. }
  35. void at91_serial1_hw_init(void)
  36. {
  37. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  38. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  39. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_US1);
  40. }
  41. void at91_serial2_hw_init(void)
  42. {
  43. at91_set_A_periph(AT91_PIN_PD6, 1); /* TXD2 */
  44. at91_set_A_periph(AT91_PIN_PD7, 0); /* RXD2 */
  45. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_US2);
  46. }
  47. void at91_serial3_hw_init(void)
  48. {
  49. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  50. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  51. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);;
  52. }
  53. void at91_serial_hw_init(void)
  54. {
  55. #ifdef CONFIG_USART0
  56. at91_serial0_hw_init();
  57. #endif
  58. #ifdef CONFIG_USART1
  59. at91_serial1_hw_init();
  60. #endif
  61. #ifdef CONFIG_USART2
  62. at91_serial2_hw_init();
  63. #endif
  64. #ifdef CONFIG_USART3 /* DBGU */
  65. at91_serial3_hw_init();
  66. #endif
  67. }
  68. #ifdef CONFIG_ATMEL_SPI
  69. void at91_spi0_hw_init(unsigned long cs_mask)
  70. {
  71. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  72. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  73. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  74. /* Enable clock */
  75. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_SPI0);
  76. if (cs_mask & (1 << 0)) {
  77. at91_set_A_periph(AT91_PIN_PB3, 0);
  78. }
  79. if (cs_mask & (1 << 1)) {
  80. at91_set_B_periph(AT91_PIN_PB18, 0);
  81. }
  82. if (cs_mask & (1 << 2)) {
  83. at91_set_B_periph(AT91_PIN_PB19, 0);
  84. }
  85. if (cs_mask & (1 << 3)) {
  86. at91_set_B_periph(AT91_PIN_PD27, 0);
  87. }
  88. if (cs_mask & (1 << 4)) {
  89. at91_set_gpio_output(AT91_PIN_PB3, 0);
  90. }
  91. if (cs_mask & (1 << 5)) {
  92. at91_set_gpio_output(AT91_PIN_PB18, 0);
  93. }
  94. if (cs_mask & (1 << 6)) {
  95. at91_set_gpio_output(AT91_PIN_PB19, 0);
  96. }
  97. if (cs_mask & (1 << 7)) {
  98. at91_set_gpio_output(AT91_PIN_PD27, 0);
  99. }
  100. }
  101. void at91_spi1_hw_init(unsigned long cs_mask)
  102. {
  103. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  104. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  105. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  106. /* Enable clock */
  107. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_SPI1);
  108. if (cs_mask & (1 << 0)) {
  109. at91_set_A_periph(AT91_PIN_PB17, 0);
  110. }
  111. if (cs_mask & (1 << 1)) {
  112. at91_set_B_periph(AT91_PIN_PD28, 0);
  113. }
  114. if (cs_mask & (1 << 2)) {
  115. at91_set_A_periph(AT91_PIN_PD18, 0);
  116. }
  117. if (cs_mask & (1 << 3)) {
  118. at91_set_A_periph(AT91_PIN_PD19, 0);
  119. }
  120. if (cs_mask & (1 << 4)) {
  121. at91_set_gpio_output(AT91_PIN_PB17, 0);
  122. }
  123. if (cs_mask & (1 << 5)) {
  124. at91_set_gpio_output(AT91_PIN_PD28, 0);
  125. }
  126. if (cs_mask & (1 << 6)) {
  127. at91_set_gpio_output(AT91_PIN_PD18, 0);
  128. }
  129. if (cs_mask & (1 << 7)) {
  130. at91_set_gpio_output(AT91_PIN_PD19, 0);
  131. }
  132. }
  133. #endif
  134. #ifdef CONFIG_MACB
  135. void at91_macb_hw_init(void)
  136. {
  137. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  138. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  139. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  140. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  141. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  142. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  143. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  144. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  145. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  146. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  147. #ifndef CONFIG_RMII
  148. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  149. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  150. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  151. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  152. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  153. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  154. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  155. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  156. #endif
  157. }
  158. #endif