at91sam9261ek.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91sam9261.h>
  26. #include <asm/arch/at91sam9261_matrix.h>
  27. #include <asm/arch/at91sam9_smc.h>
  28. #include <asm/arch/at91_common.h>
  29. #include <asm/arch/at91_pmc.h>
  30. #include <asm/arch/at91_rstc.h>
  31. #include <asm/arch/clk.h>
  32. #include <asm/arch/gpio.h>
  33. #include <asm/arch/io.h>
  34. #include <lcd.h>
  35. #include <atmel_lcdc.h>
  36. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
  37. #include <net.h>
  38. #include <netdev.h>
  39. #endif
  40. DECLARE_GLOBAL_DATA_PTR;
  41. /* ------------------------------------------------------------------------- */
  42. /*
  43. * Miscelaneous platform dependent initialisations
  44. */
  45. #ifdef CONFIG_CMD_NAND
  46. static void at91sam9261ek_nand_hw_init(void)
  47. {
  48. unsigned long csa;
  49. /* Enable CS3 */
  50. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  51. at91_sys_write(AT91_MATRIX_EBICSA,
  52. csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  53. /* Configure SMC CS3 for NAND/SmartMedia */
  54. #ifdef CONFIG_AT91SAM9G10EK
  55. at91_sys_write(AT91_SMC_SETUP(3),
  56. AT91_SMC_NWESETUP_(2) | AT91_SMC_NCS_WRSETUP_(0) |
  57. AT91_SMC_NRDSETUP_(2) | AT91_SMC_NCS_RDSETUP_(0));
  58. at91_sys_write(AT91_SMC_PULSE(3),
  59. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(7) |
  60. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(7));
  61. at91_sys_write(AT91_SMC_CYCLE(3),
  62. AT91_SMC_NWECYCLE_(7) | AT91_SMC_NRDCYCLE_(7));
  63. #else
  64. at91_sys_write(AT91_SMC_SETUP(3),
  65. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  66. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  67. at91_sys_write(AT91_SMC_PULSE(3),
  68. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  69. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  70. at91_sys_write(AT91_SMC_CYCLE(3),
  71. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  72. #endif
  73. at91_sys_write(AT91_SMC_MODE(3),
  74. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  75. AT91_SMC_EXNWMODE_DISABLE |
  76. #ifdef CONFIG_SYS_NAND_DBW_16
  77. AT91_SMC_DBW_16 |
  78. #else /* CONFIG_SYS_NAND_DBW_8 */
  79. AT91_SMC_DBW_8 |
  80. #endif
  81. AT91_SMC_TDF_(2));
  82. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9261_ID_PIOC);
  83. /* Configure RDY/BSY */
  84. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  85. /* Enable NandFlash */
  86. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  87. at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
  88. at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
  89. }
  90. #endif
  91. #ifdef CONFIG_DRIVER_DM9000
  92. static void at91sam9261ek_dm9000_hw_init(void)
  93. {
  94. /* Configure SMC CS2 for DM9000 */
  95. #ifdef CONFIG_AT91SAM9G10EK
  96. at91_sys_write(AT91_SMC_SETUP(2),
  97. AT91_SMC_NWESETUP_(3) | AT91_SMC_NCS_WRSETUP_(0) |
  98. AT91_SMC_NRDSETUP_(3) | AT91_SMC_NCS_RDSETUP_(0));
  99. at91_sys_write(AT91_SMC_PULSE(2),
  100. AT91_SMC_NWEPULSE_(6) | AT91_SMC_NCS_WRPULSE_(8) |
  101. AT91_SMC_NRDPULSE_(6) | AT91_SMC_NCS_RDPULSE_(8));
  102. at91_sys_write(AT91_SMC_CYCLE(2),
  103. AT91_SMC_NWECYCLE_(20) | AT91_SMC_NRDCYCLE_(20));
  104. at91_sys_write(AT91_SMC_MODE(2),
  105. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  106. AT91_SMC_EXNWMODE_DISABLE |
  107. AT91_SMC_BAT_WRITE | AT91_SMC_DBW_16 |
  108. AT91_SMC_TDF_(1));
  109. #else
  110. at91_sys_write(AT91_SMC_SETUP(2),
  111. AT91_SMC_NWESETUP_(2) | AT91_SMC_NCS_WRSETUP_(0) |
  112. AT91_SMC_NRDSETUP_(2) | AT91_SMC_NCS_RDSETUP_(0));
  113. at91_sys_write(AT91_SMC_PULSE(2),
  114. AT91_SMC_NWEPULSE_(4) | AT91_SMC_NCS_WRPULSE_(8) |
  115. AT91_SMC_NRDPULSE_(4) | AT91_SMC_NCS_RDPULSE_(8));
  116. at91_sys_write(AT91_SMC_CYCLE(2),
  117. AT91_SMC_NWECYCLE_(16) | AT91_SMC_NRDCYCLE_(16));
  118. at91_sys_write(AT91_SMC_MODE(2),
  119. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  120. AT91_SMC_EXNWMODE_DISABLE |
  121. AT91_SMC_BAT_WRITE | AT91_SMC_DBW_16 |
  122. AT91_SMC_TDF_(1));
  123. #endif
  124. /* Configure Reset signal as output */
  125. at91_set_gpio_output(AT91_PIN_PC10, 0);
  126. /* Configure Interrupt pin as input, no pull-up */
  127. at91_set_gpio_input(AT91_PIN_PC11, 0);
  128. }
  129. #endif
  130. #ifdef CONFIG_LCD
  131. vidinfo_t panel_info = {
  132. vl_col: 240,
  133. vl_row: 320,
  134. vl_clk: 4965000,
  135. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  136. ATMEL_LCDC_INVFRAME_INVERTED,
  137. vl_bpix: 3,
  138. vl_tft: 1,
  139. vl_hsync_len: 5,
  140. vl_left_margin: 1,
  141. vl_right_margin:33,
  142. vl_vsync_len: 1,
  143. vl_upper_margin:1,
  144. vl_lower_margin:0,
  145. mmio: AT91SAM9261_LCDC_BASE,
  146. };
  147. void lcd_enable(void)
  148. {
  149. at91_set_gpio_value(AT91_PIN_PA12, 0); /* power up */
  150. }
  151. void lcd_disable(void)
  152. {
  153. at91_set_gpio_value(AT91_PIN_PA12, 1); /* power down */
  154. }
  155. static void at91sam9261ek_lcd_hw_init(void)
  156. {
  157. at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
  158. at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
  159. at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
  160. at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
  161. at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
  162. at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
  163. at91_set_A_periph(AT91_PIN_PB9, 0); /* LCDD4 */
  164. at91_set_A_periph(AT91_PIN_PB10, 0); /* LCDD5 */
  165. at91_set_A_periph(AT91_PIN_PB11, 0); /* LCDD6 */
  166. at91_set_A_periph(AT91_PIN_PB12, 0); /* LCDD7 */
  167. at91_set_A_periph(AT91_PIN_PB15, 0); /* LCDD10 */
  168. at91_set_A_periph(AT91_PIN_PB16, 0); /* LCDD11 */
  169. at91_set_A_periph(AT91_PIN_PB17, 0); /* LCDD12 */
  170. at91_set_A_periph(AT91_PIN_PB18, 0); /* LCDD13 */
  171. at91_set_A_periph(AT91_PIN_PB19, 0); /* LCDD14 */
  172. at91_set_A_periph(AT91_PIN_PB20, 0); /* LCDD15 */
  173. at91_set_B_periph(AT91_PIN_PB23, 0); /* LCDD18 */
  174. at91_set_B_periph(AT91_PIN_PB24, 0); /* LCDD19 */
  175. at91_set_B_periph(AT91_PIN_PB25, 0); /* LCDD20 */
  176. at91_set_B_periph(AT91_PIN_PB26, 0); /* LCDD21 */
  177. at91_set_B_periph(AT91_PIN_PB27, 0); /* LCDD22 */
  178. at91_set_B_periph(AT91_PIN_PB28, 0); /* LCDD23 */
  179. at91_sys_write(AT91_PMC_SCER, AT91_PMC_HCK1);
  180. #ifdef CONFIG_AT91SAM9G10EK
  181. gd->fb_base = CONFIG_AT91SAM9G10_LCD_BASE;
  182. #else
  183. gd->fb_base = AT91SAM9261_SRAM_BASE;
  184. #endif
  185. }
  186. #ifdef CONFIG_LCD_INFO
  187. #include <nand.h>
  188. #include <version.h>
  189. void lcd_show_board_info(void)
  190. {
  191. ulong dram_size, nand_size;
  192. int i;
  193. char temp[32];
  194. lcd_printf ("%s\n", U_BOOT_VERSION);
  195. lcd_printf ("(C) 2008 ATMEL Corp\n");
  196. lcd_printf ("at91support@atmel.com\n");
  197. lcd_printf ("%s CPU at %s MHz\n",
  198. AT91_CPU_NAME,
  199. strmhz(temp, get_cpu_clk_rate()));
  200. dram_size = 0;
  201. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  202. dram_size += gd->bd->bi_dram[i].size;
  203. nand_size = 0;
  204. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  205. nand_size += nand_info[i].size;
  206. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  207. dram_size >> 20,
  208. nand_size >> 20 );
  209. }
  210. #endif /* CONFIG_LCD_INFO */
  211. #endif
  212. int board_init(void)
  213. {
  214. /* Enable Ctrlc */
  215. console_init_f();
  216. #ifdef CONFIG_AT91SAM9G10EK
  217. /* arch number of AT91SAM9G10EK-Board */
  218. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9G10EK;
  219. #else
  220. /* arch number of AT91SAM9261EK-Board */
  221. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9261EK;
  222. #endif
  223. /* adress of boot parameters */
  224. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  225. at91_serial_hw_init();
  226. #ifdef CONFIG_CMD_NAND
  227. at91sam9261ek_nand_hw_init();
  228. #endif
  229. #ifdef CONFIG_HAS_DATAFLASH
  230. at91_spi0_hw_init(1 << 0);
  231. #endif
  232. #ifdef CONFIG_DRIVER_DM9000
  233. at91sam9261ek_dm9000_hw_init();
  234. #endif
  235. #ifdef CONFIG_LCD
  236. at91sam9261ek_lcd_hw_init();
  237. #endif
  238. return 0;
  239. }
  240. #ifdef CONFIG_DRIVER_DM9000
  241. int board_eth_init(bd_t *bis)
  242. {
  243. return dm9000_initialize(bis);
  244. }
  245. #endif
  246. int dram_init(void)
  247. {
  248. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  249. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  250. return 0;
  251. }
  252. #ifdef CONFIG_RESET_PHY_R
  253. void reset_phy(void)
  254. {
  255. #ifdef CONFIG_DRIVER_DM9000
  256. /*
  257. * Initialize ethernet HW addr prior to starting Linux,
  258. * needed for nfsroot
  259. */
  260. eth_init(gd->bd);
  261. #endif
  262. }
  263. #endif