board.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. *
  3. * Common board functions for OMAP3 based boards.
  4. *
  5. * (C) Copyright 2004-2008
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Sunil Kumar <sunilsaini05@gmail.com>
  10. * Shashi Ranjan <shashiranjanmca05@gmail.com>
  11. *
  12. * Derived from Beagle Board and 3430 SDP code by
  13. * Richard Woodruff <r-woodruff2@ti.com>
  14. * Syed Mohammed Khasim <khasim@ti.com>
  15. *
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #include <common.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/sys_proto.h>
  38. #include <asm/arch/mem.h>
  39. #include <asm/cache.h>
  40. #include <asm/armv7.h>
  41. #include <asm/arch/gpio.h>
  42. #include <asm/omap_common.h>
  43. #include <i2c.h>
  44. /* Declarations */
  45. extern omap3_sysinfo sysinfo;
  46. static void omap3_setup_aux_cr(void);
  47. static void omap3_invalidate_l2_cache_secure(void);
  48. static const struct gpio_bank gpio_bank_34xx[6] = {
  49. { (void *)OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
  50. { (void *)OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
  51. { (void *)OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
  52. { (void *)OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
  53. { (void *)OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
  54. { (void *)OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
  55. };
  56. const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
  57. #ifdef CONFIG_SPL_BUILD
  58. /*
  59. * We use static variables because global data is not ready yet.
  60. * Initialized data is available in SPL right from the beginning.
  61. * We would not typically need to save these parameters in regular
  62. * U-Boot. This is needed only in SPL at the moment.
  63. */
  64. u32 omap3_boot_device = BOOT_DEVICE_NAND;
  65. /* auto boot mode detection is not possible for OMAP3 - hard code */
  66. u32 omap_boot_mode(void)
  67. {
  68. switch (omap_boot_device()) {
  69. case BOOT_DEVICE_MMC2:
  70. return MMCSD_MODE_RAW;
  71. case BOOT_DEVICE_MMC1:
  72. return MMCSD_MODE_FAT;
  73. break;
  74. case BOOT_DEVICE_NAND:
  75. return NAND_MODE_HW_ECC;
  76. break;
  77. default:
  78. puts("spl: ERROR: unknown device - can't select boot mode\n");
  79. hang();
  80. }
  81. }
  82. u32 omap_boot_device(void)
  83. {
  84. return omap3_boot_device;
  85. }
  86. void spl_board_init(void)
  87. {
  88. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  89. }
  90. #endif /* CONFIG_SPL_BUILD */
  91. /******************************************************************************
  92. * Routine: secure_unlock
  93. * Description: Setup security registers for access
  94. * (GP Device only)
  95. *****************************************************************************/
  96. void secure_unlock_mem(void)
  97. {
  98. struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
  99. struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
  100. struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
  101. struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
  102. struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
  103. /* Protection Module Register Target APE (PM_RT) */
  104. writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
  105. writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
  106. writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
  107. writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
  108. writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
  109. writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
  110. writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
  111. writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
  112. writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
  113. writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
  114. writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
  115. /* IVA Changes */
  116. writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
  117. writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
  118. writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
  119. /* SDRC region 0 public */
  120. writel(UNLOCK_1, &sms_base->rg_att0);
  121. }
  122. /******************************************************************************
  123. * Routine: secureworld_exit()
  124. * Description: If chip is EMU and boot type is external
  125. * configure secure registers and exit secure world
  126. * general use.
  127. *****************************************************************************/
  128. void secureworld_exit()
  129. {
  130. unsigned long i;
  131. /* configrue non-secure access control register */
  132. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
  133. /* enabling co-processor CP10 and CP11 accesses in NS world */
  134. __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
  135. /*
  136. * allow allocation of locked TLBs and L2 lines in NS world
  137. * allow use of PLE registers in NS world also
  138. */
  139. __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
  140. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
  141. /* Enable ASA in ACR register */
  142. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  143. __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
  144. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  145. /* Exiting secure world */
  146. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
  147. __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
  148. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
  149. }
  150. /******************************************************************************
  151. * Routine: try_unlock_sram()
  152. * Description: If chip is GP/EMU(special) type, unlock the SRAM for
  153. * general use.
  154. *****************************************************************************/
  155. void try_unlock_memory()
  156. {
  157. int mode;
  158. int in_sdram = is_running_in_sdram();
  159. /*
  160. * if GP device unlock device SRAM for general use
  161. * secure code breaks for Secure/Emulation device - HS/E/T
  162. */
  163. mode = get_device_type();
  164. if (mode == GP_DEVICE)
  165. secure_unlock_mem();
  166. /*
  167. * If device is EMU and boot is XIP external booting
  168. * Unlock firewalls and disable L2 and put chip
  169. * out of secure world
  170. *
  171. * Assuming memories are unlocked by the demon who put us in SDRAM
  172. */
  173. if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
  174. && (!in_sdram)) {
  175. secure_unlock_mem();
  176. secureworld_exit();
  177. }
  178. return;
  179. }
  180. /******************************************************************************
  181. * Routine: s_init
  182. * Description: Does early system init of muxing and clocks.
  183. * - Called path is with SRAM stack.
  184. *****************************************************************************/
  185. void s_init(void)
  186. {
  187. int in_sdram = is_running_in_sdram();
  188. watchdog_init();
  189. try_unlock_memory();
  190. /* Errata workarounds */
  191. omap3_setup_aux_cr();
  192. #ifndef CONFIG_SYS_L2CACHE_OFF
  193. /* Invalidate L2-cache from secure mode */
  194. omap3_invalidate_l2_cache_secure();
  195. #endif
  196. set_muxconf_regs();
  197. sdelay(100);
  198. prcm_init();
  199. per_clocks_enable();
  200. #ifdef CONFIG_SPL_BUILD
  201. preloader_console_init();
  202. timer_init();
  203. #endif
  204. if (!in_sdram)
  205. mem_init();
  206. }
  207. /******************************************************************************
  208. * Routine: wait_for_command_complete
  209. * Description: Wait for posting to finish on watchdog
  210. *****************************************************************************/
  211. void wait_for_command_complete(struct watchdog *wd_base)
  212. {
  213. int pending = 1;
  214. do {
  215. pending = readl(&wd_base->wwps);
  216. } while (pending);
  217. }
  218. /******************************************************************************
  219. * Routine: watchdog_init
  220. * Description: Shut down watch dogs
  221. *****************************************************************************/
  222. void watchdog_init(void)
  223. {
  224. struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
  225. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  226. /*
  227. * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
  228. * either taken care of by ROM (HS/EMU) or not accessible (GP).
  229. * We need to take care of WD2-MPU or take a PRCM reset. WD3
  230. * should not be running and does not generate a PRCM reset.
  231. */
  232. sr32(&prcm_base->fclken_wkup, 5, 1, 1);
  233. sr32(&prcm_base->iclken_wkup, 5, 1, 1);
  234. wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
  235. writel(WD_UNLOCK1, &wd2_base->wspr);
  236. wait_for_command_complete(wd2_base);
  237. writel(WD_UNLOCK2, &wd2_base->wspr);
  238. }
  239. /******************************************************************************
  240. * Dummy function to handle errors for EABI incompatibility
  241. *****************************************************************************/
  242. void abort(void)
  243. {
  244. }
  245. #if defined(CONFIG_NAND_OMAP_GPMC) & !defined(CONFIG_SPL_BUILD)
  246. /******************************************************************************
  247. * OMAP3 specific command to switch between NAND HW and SW ecc
  248. *****************************************************************************/
  249. static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  250. {
  251. if (argc != 2)
  252. goto usage;
  253. if (strncmp(argv[1], "hw", 2) == 0)
  254. omap_nand_switch_ecc(1);
  255. else if (strncmp(argv[1], "sw", 2) == 0)
  256. omap_nand_switch_ecc(0);
  257. else
  258. goto usage;
  259. return 0;
  260. usage:
  261. printf ("Usage: nandecc %s\n", cmdtp->usage);
  262. return 1;
  263. }
  264. U_BOOT_CMD(
  265. nandecc, 2, 1, do_switch_ecc,
  266. "switch OMAP3 NAND ECC calculation algorithm",
  267. "[hw/sw] - Switch between NAND hardware (hw) or software (sw) ecc algorithm"
  268. );
  269. #endif /* CONFIG_NAND_OMAP_GPMC & !CONFIG_SPL_BUILD */
  270. #ifdef CONFIG_DISPLAY_BOARDINFO
  271. /**
  272. * Print board information
  273. */
  274. int checkboard (void)
  275. {
  276. char *mem_s ;
  277. if (is_mem_sdr())
  278. mem_s = "mSDR";
  279. else
  280. mem_s = "LPDDR";
  281. printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
  282. sysinfo.nand_string);
  283. return 0;
  284. }
  285. #endif /* CONFIG_DISPLAY_BOARDINFO */
  286. static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
  287. {
  288. u32 i, num_params = *parameters;
  289. u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
  290. /*
  291. * copy the parameters to an un-cached area to avoid coherency
  292. * issues
  293. */
  294. for (i = 0; i < num_params; i++) {
  295. __raw_writel(*parameters, sram_scratch_space);
  296. parameters++;
  297. sram_scratch_space++;
  298. }
  299. /* Now make the PPA call */
  300. do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
  301. }
  302. static void omap3_update_aux_cr_secure(u32 set_bits, u32 clear_bits)
  303. {
  304. u32 acr;
  305. /* Read ACR */
  306. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  307. acr &= ~clear_bits;
  308. acr |= set_bits;
  309. if (get_device_type() == GP_DEVICE) {
  310. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_WRITE_ACR,
  311. acr);
  312. } else {
  313. struct emu_hal_params emu_romcode_params;
  314. emu_romcode_params.num_params = 1;
  315. emu_romcode_params.param1 = acr;
  316. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
  317. (u32 *)&emu_romcode_params);
  318. }
  319. }
  320. static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
  321. {
  322. u32 acr;
  323. /* Read ACR */
  324. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  325. acr &= ~clear_bits;
  326. acr |= set_bits;
  327. /* Write ACR - affects non-secure banked bits */
  328. asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
  329. }
  330. static void omap3_setup_aux_cr(void)
  331. {
  332. /* Workaround for Cortex-A8 errata: #454179 #430973
  333. * Set "IBE" bit
  334. * Set "Disable Brach Size Mispredicts" bit
  335. * Workaround for erratum #621766
  336. * Enable L1NEON bit
  337. * ACR |= (IBE | DBSM | L1NEON) => ACR |= 0xE0
  338. */
  339. omap3_update_aux_cr_secure(0xE0, 0);
  340. }
  341. #ifndef CONFIG_SYS_L2CACHE_OFF
  342. /* Invalidate the entire L2 cache from secure mode */
  343. static void omap3_invalidate_l2_cache_secure(void)
  344. {
  345. if (get_device_type() == GP_DEVICE) {
  346. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_L2_INVAL,
  347. 0);
  348. } else {
  349. struct emu_hal_params emu_romcode_params;
  350. emu_romcode_params.num_params = 1;
  351. emu_romcode_params.param1 = 0;
  352. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
  353. (u32 *)&emu_romcode_params);
  354. }
  355. }
  356. void v7_outer_cache_enable(void)
  357. {
  358. /* Set L2EN */
  359. omap3_update_aux_cr_secure(0x2, 0);
  360. /*
  361. * On some revisions L2EN bit is banked on some revisions it's not
  362. * No harm in setting both banked bits(in fact this is required
  363. * by an erratum)
  364. */
  365. omap3_update_aux_cr(0x2, 0);
  366. }
  367. void v7_outer_cache_disable(void)
  368. {
  369. /* Clear L2EN */
  370. omap3_update_aux_cr_secure(0, 0x2);
  371. /*
  372. * On some revisions L2EN bit is banked on some revisions it's not
  373. * No harm in clearing both banked bits(in fact this is required
  374. * by an erratum)
  375. */
  376. omap3_update_aux_cr(0, 0x2);
  377. }
  378. #endif
  379. #ifndef CONFIG_SYS_DCACHE_OFF
  380. void enable_caches(void)
  381. {
  382. /* Enable D-cache. I-cache is already enabled in start.S */
  383. dcache_enable();
  384. }
  385. #endif