mcc200.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5200
  30. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  31. #define CONFIG_MCC200 1 /* ... on MCC200 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  33. #define CONFIG_MISC_INIT_R
  34. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  35. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  36. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  37. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  38. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  39. #endif
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200
  45. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. //###CHD: MPC5100 gibt es nicht -> weg damit!
  47. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  48. /*
  49. * PCI Mapping:
  50. * 0x40000000 - 0x4fffffff - PCI Memory
  51. * 0x50000000 - 0x50ffffff - PCI IO Space
  52. */
  53. //Wenn geht PCI raus!
  54. #define CONFIG_PCI 1
  55. #define CONFIG_PCI_PNP 1
  56. #define CONFIG_PCI_SCAN_SHOW 1
  57. #undef CONFIG_PCI_SCAN_SHOW
  58. #define CONFIG_PCI_MEM_BUS 0x40000000
  59. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  60. #define CONFIG_PCI_MEM_SIZE 0x10000000
  61. #define CONFIG_PCI_IO_BUS 0x50000000
  62. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  63. #define CONFIG_PCI_IO_SIZE 0x01000000
  64. #define CONFIG_NET_MULTI 1
  65. #define CONFIG_MII 1
  66. #define CONFIG_EEPRO100 1
  67. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  68. #undef CONFIG_NS8382X
  69. #define ADD_PCI_CMD CFG_CMD_PCI
  70. #else /* MPC5100 */
  71. #define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  72. #endif
  73. /* Partitions */
  74. #define CONFIG_DOS_PARTITION
  75. /* USB */
  76. #if 1
  77. #define CONFIG_USB_OHCI
  78. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  79. #define CONFIG_USB_STORAGE
  80. #else
  81. #define ADD_USB_CMD 0
  82. #endif
  83. //###CHD: BOOTROm raus!
  84. #if defined(CONFIG_BOOT_ROM)
  85. #define ADD_DOC_CMD 0
  86. #else
  87. #define ADD_DOC_CMD CFG_CMD_DOC
  88. #endif
  89. /*
  90. * Supported commands
  91. */
  92. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  93. ADD_DOC_CMD | \
  94. ADD_PCI_CMD | \
  95. ADD_USB_CMD | \
  96. CFG_CMD_BEDBUG | \
  97. CFG_CMD_DATE | \
  98. CFG_CMD_DHCP | \
  99. CFG_CMD_EEPROM | \
  100. CFG_CMD_FAT | \
  101. CFG_CMD_I2C | \
  102. CFG_CMD_IDE | \
  103. CFG_CMD_NFS | \
  104. CFG_CMD_SNTP )
  105. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  106. #include <cmd_confdefs.h>
  107. /*
  108. * Autobooting
  109. */
  110. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  111. #define CONFIG_PREBOOT "echo;" \
  112. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  113. "echo"
  114. #undef CONFIG_BOOTARGS
  115. #define CONFIG_EXTRA_ENV_SETTINGS \
  116. "netdev=eth0\0" \
  117. "hostname=lmpc\0" \
  118. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  119. "nfsroot=${serverip}:${rootpath}\0" \
  120. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  121. "addip=setenv bootargs ${bootargs} " \
  122. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  123. ":${hostname}:${netdev}:off panic=1\0" \
  124. "flash_nfs=run nfsargs addip;" \
  125. "bootm ${kernel_addr}\0" \
  126. "flash_self=run ramargs addip;" \
  127. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  128. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  129. "rootpath=/opt/eldk30/ppc_82xx\0" \
  130. "bootfile=/tftpboot/LMPC/uImage\0" \
  131. "baudrate=115200\0" \
  132. "serverip=192.168.0.1\0" \
  133. "ipaddr=192.168.0.2\0" \
  134. "ethaddr=00:02:44:7d:73:3b\0" \
  135. ""
  136. #define CONFIG_BOOTCOMMAND "run flash_self"
  137. #if defined(CONFIG_MPC5200)
  138. /*
  139. * IPB Bus clocking configuration.
  140. */
  141. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  142. #endif
  143. //###CHD: EEProm config RTC config sollte raus, gibt es nciht bei uns auf I2C!
  144. /*
  145. * I2C configuration
  146. */
  147. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  148. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  149. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  150. #define CFG_I2C_SLAVE 0x7F
  151. /*
  152. * EEPROM configuration
  153. */
  154. #define CFG_I2C_EEPROM_ADDR 0x58
  155. #define CFG_I2C_EEPROM_ADDR_LEN 1
  156. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  157. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  158. /*
  159. * RTC configuration
  160. */
  161. #define CONFIG_RTC_PCF8563
  162. #define CFG_I2C_RTC_ADDR 0x51
  163. //###CHD: meiner Ansicht nach auch raus!
  164. /*
  165. * Disk-On-Chip configuration
  166. */
  167. #define CFG_DOC_SHORT_TIMEOUT
  168. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  169. #define CFG_DOC_SUPPORT_2000
  170. #define CFG_DOC_SUPPORT_MILLENNIUM
  171. #define CFG_DOC_BASE 0xE0000000
  172. #define CFG_DOC_SIZE 0x00100000
  173. //###CHD: BOOTROm raus!
  174. #if defined(CONFIG_BOOT_ROM)
  175. /*
  176. * Flash configuration (8,16 or 32 MB)
  177. * TEXT base always at 0xFFF00000
  178. * ENV_ADDR always at 0xFFF40000
  179. * FLASH_BASE at 0xFC000000 for 32 MB
  180. * 0xFD000000 for 16 MB
  181. * 0xFD800000 for 8 MB
  182. */
  183. #define CFG_FLASH_BASE 0xfc000000
  184. #define CFG_FLASH_SIZE 0x02000000
  185. #define CFG_BOOTROM_BASE 0xFFF00000
  186. #define CFG_BOOTROM_SIZE 0x00080000
  187. #define CFG_ENV_ADDR (0xFDF00000 + 0x40000)
  188. #else
  189. /*
  190. * Flash configuration (8,16 or 32 MB)
  191. * TEXT base always at 0xFFF00000
  192. * ENV_ADDR always at 0xFFF40000
  193. * FLASH_BASE at 0xFE000000 for 32 MB
  194. * 0xFF000000 for 16 MB
  195. * 0xFF800000 for 8 MB
  196. */
  197. #define CFG_FLASH_BASE 0xfe000000
  198. #define CFG_FLASH_SIZE 0x02000000
  199. #define CFG_ENV_ADDR (0xFFF00000 + 0x40000)
  200. #endif
  201. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  202. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  203. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  204. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  205. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  206. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  207. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  208. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  209. #undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
  210. /*
  211. * Environment settings
  212. */
  213. #define CFG_ENV_IS_IN_FLASH 1
  214. #define CFG_ENV_SIZE 0x10000
  215. #define CFG_ENV_SECT_SIZE 0x40000
  216. #define CONFIG_ENV_OVERWRITE 1
  217. /*
  218. * Memory map
  219. */
  220. #define CFG_MBAR 0xf0000000
  221. #define CFG_SDRAM_BASE 0x00000000
  222. #define CFG_DEFAULT_MBAR 0x80000000
  223. /* Use SRAM until RAM will be available */
  224. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  225. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  226. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  227. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  228. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  229. #define CFG_MONITOR_BASE TEXT_BASE
  230. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  231. # define CFG_RAMBOOT 1
  232. #endif
  233. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  234. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  235. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  236. /*
  237. * Ethernet configuration
  238. */
  239. #define CONFIG_MPC5xxx_FEC 1
  240. /*
  241. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  242. */
  243. /* #define CONFIG_FEC_10MBIT 1 */
  244. #define CONFIG_PHY_ADDR 0x00
  245. /*
  246. * GPIO configuration
  247. */
  248. //###CHD: MSB = 1 -> 64MB: funktioniert nicht: ERRATA - BUG?
  249. //###CHD: 0x10000004 = 32MB SDRAM
  250. //###CHD: 0x90000004 = 64MB SDRAM
  251. #define CFG_GPS_PORT_CONFIG 0x10000004
  252. /*
  253. * Miscellaneous configurable options
  254. */
  255. #define CFG_LONGHELP /* undef to save memory */
  256. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  257. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  258. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  259. #else
  260. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  261. #endif
  262. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  263. #define CFG_MAXARGS 16 /* max number of command args */
  264. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  265. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  266. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  267. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  268. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  269. /*
  270. * Various low-level settings
  271. */
  272. #if defined(CONFIG_MPC5200)
  273. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  274. #define CFG_HID0_FINAL HID0_ICE
  275. #else
  276. #define CFG_HID0_INIT 0
  277. #define CFG_HID0_FINAL 0
  278. #endif
  279. //###CHD: hier sollte das BOOT_ROM raus!
  280. #if defined(CONFIG_BOOT_ROM)
  281. #define CFG_BOOTCS_START CFG_BOOTROM_BASE
  282. #define CFG_BOOTCS_SIZE CFG_BOOTROM_SIZE
  283. #define CFG_BOOTCS_CFG 0x00047800
  284. #define CFG_CS0_START CFG_BOOTROM_BASE
  285. #define CFG_CS0_SIZE CFG_BOOTROM_SIZE
  286. #define CFG_CS1_START CFG_FLASH_BASE
  287. #define CFG_CS1_SIZE CFG_FLASH_SIZE
  288. #define CFG_CS1_CFG 0x0004fb00
  289. #else
  290. #define CFG_BOOTCS_START CFG_FLASH_BASE
  291. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  292. #define CFG_BOOTCS_CFG 0x0004fb00
  293. #define CFG_CS0_START CFG_FLASH_BASE
  294. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  295. #define CFG_CS1_START CFG_DOC_BASE
  296. #define CFG_CS1_SIZE CFG_DOC_SIZE
  297. #define CFG_CS1_CFG 0x00047800
  298. #endif
  299. #define CFG_CS_BURST 0x00000000
  300. #define CFG_CS_DEADCYCLE 0x33333333
  301. #define CFG_RESET_ADDRESS 0xff000000
  302. /*-----------------------------------------------------------------------
  303. * USB stuff
  304. *-----------------------------------------------------------------------
  305. */
  306. #define CONFIG_USB_CLOCK 0x0001BBBB
  307. #define CONFIG_USB_CONFIG 0x00005000
  308. /*-----------------------------------------------------------------------
  309. * IDE/ATA stuff Supports IDE harddisk
  310. *-----------------------------------------------------------------------
  311. */
  312. //###CHD: eigentlich das ganze IDE zeugs raus (IDE wird derzeit nciht mehr gescannt!)
  313. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  314. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  315. #undef CONFIG_IDE_LED /* LED for ide not supported */
  316. #undef CONFIG_IDE_RESET /* reset for ide supported */
  317. #define CONFIG_IDE_PREINIT
  318. #undef CONFIG_IDE_PREINIT
  319. #define CFG_IDE_MAXBUS 0 /* max. 1 IDE bus */
  320. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */
  321. #define CFG_ATA_IDE0_OFFSET 0x0000
  322. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  323. /* Offset for data I/O */
  324. #define CFG_ATA_DATA_OFFSET (0x0060)
  325. /* Offset for normal register accesses */
  326. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  327. /* Offset for alternate registers */
  328. #define CFG_ATA_ALT_OFFSET (0x005C)
  329. /* Interval between registers */
  330. #define CFG_ATA_STRIDE 4
  331. #endif /* __CONFIG_H */