v38b.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
  3. * wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this project.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  15. * for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Configuration Options
  25. * (easy to change)
  26. */
  27. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  28. #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
  29. #define CONFIG_V38B 1 /* ...on V38B board */
  30. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
  31. #define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
  32. #define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
  33. #undef CONFIG_HW_WATCHDOG /* don't use watchdog */
  34. #define CONFIG_NETCONSOLE 1
  35. #define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
  37. #define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
  38. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  39. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  40. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  41. /*
  42. * Serial console configuration
  43. */
  44. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  45. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  46. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  47. /*
  48. * DDR
  49. */
  50. #define SDRAM_DDR 1 /* is DDR */
  51. /* Settings for XLB = 132 MHz */
  52. #define SDRAM_MODE 0x018D0000
  53. #define SDRAM_EMODE 0x40090000
  54. #define SDRAM_CONTROL 0x704f0f00
  55. #define SDRAM_CONFIG1 0x73722930
  56. #define SDRAM_CONFIG2 0x47770000
  57. #define SDRAM_TAPDELAY 0x10000000
  58. /*
  59. * PCI - no suport
  60. */
  61. #undef CONFIG_PCI
  62. /*
  63. * Partitions
  64. */
  65. #define CONFIG_MAC_PARTITION 1
  66. #define CONFIG_DOS_PARTITION 1
  67. /*
  68. * USB
  69. */
  70. #define CONFIG_USB_OHCI
  71. #define CONFIG_USB_STORAGE
  72. #define CONFIG_USB_CLOCK 0x0001BBBB
  73. #define CONFIG_USB_CONFIG 0x00001000
  74. /*
  75. * BOOTP options
  76. */
  77. #define CONFIG_BOOTP_BOOTFILESIZE
  78. #define CONFIG_BOOTP_BOOTPATH
  79. #define CONFIG_BOOTP_GATEWAY
  80. #define CONFIG_BOOTP_HOSTNAME
  81. /*
  82. * Command line configuration.
  83. */
  84. #include <config_cmd_default.h>
  85. #define CONFIG_CMD_FAT
  86. #define CONFIG_CMD_I2C
  87. #define CONFIG_CMD_IDE
  88. #define CONFIG_CMD_PING
  89. #define CONFIG_CMD_DHCP
  90. #define CONFIG_CMD_DIAG
  91. #define CONFIG_CMD_IRQ
  92. #define CONFIG_CMD_JFFS2
  93. #define CONFIG_CMD_MII
  94. #define CONFIG_CMD_SDRAM
  95. #define CONFIG_CMD_DATE
  96. #define CONFIG_CMD_USB
  97. #define CONFIG_CMD_FAT
  98. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  99. /*
  100. * Boot low with 16 MB Flash
  101. */
  102. #define CONFIG_SYS_LOWBOOT 1
  103. #define CONFIG_SYS_LOWBOOT16 1
  104. /*
  105. * Autobooting
  106. */
  107. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  108. #define CONFIG_PREBOOT "echo;" \
  109. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  110. "echo"
  111. #undef CONFIG_BOOTARGS
  112. #define CONFIG_EXTRA_ENV_SETTINGS \
  113. "bootcmd=run net_nfs\0" \
  114. "bootdelay=3\0" \
  115. "baudrate=115200\0" \
  116. "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
  117. "filesystem over NFS; echo\0" \
  118. "netdev=eth0\0" \
  119. "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
  120. "addip=setenv bootargs $(bootargs) " \
  121. "ip=$(ipaddr):$(serverip):$(gatewayip):" \
  122. "$(netmask):$(hostname):$(netdev):off panic=1\0" \
  123. "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
  124. "flash_self=run ramargs addip;bootm $(kernel_addr) " \
  125. "$(ramdisk_addr)\0" \
  126. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  127. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  128. "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
  129. "hostname=v38b\0" \
  130. "ethact=FEC ETHERNET\0" \
  131. "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
  132. "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
  133. "cp.b 200000 ff000000 $(filesize);" \
  134. "prot on ff000000 ff03ffff\0" \
  135. "load=tftp 200000 $(u-boot)\0" \
  136. "netmask=255.255.0.0\0" \
  137. "ipaddr=192.168.160.18\0" \
  138. "serverip=192.168.1.1\0" \
  139. "ethaddr=00:e0:ee:00:05:2e\0" \
  140. "bootfile=/tftpboot/v38b/uImage\0" \
  141. "u-boot=/tftpboot/v38b/u-boot.bin\0" \
  142. ""
  143. #define CONFIG_BOOTCOMMAND "run net_nfs"
  144. #if defined(CONFIG_MPC5200)
  145. /*
  146. * IPB Bus clocking configuration.
  147. */
  148. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  149. #endif
  150. /*
  151. * I2C configuration
  152. */
  153. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  154. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  155. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  156. #define CONFIG_SYS_I2C_SLAVE 0x7F
  157. /*
  158. * EEPROM configuration
  159. */
  160. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  161. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  162. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  163. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  164. /*
  165. * RTC configuration
  166. */
  167. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  168. /*
  169. * Flash configuration - use CFI driver
  170. */
  171. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  172. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  173. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
  174. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  175. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  176. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  177. #define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
  178. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  179. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
  180. /*
  181. * Environment settings
  182. */
  183. #define CONFIG_ENV_IS_IN_FLASH 1
  184. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
  185. #define CONFIG_ENV_SIZE 0x10000
  186. #define CONFIG_ENV_SECT_SIZE 0x10000
  187. #define CONFIG_ENV_OVERWRITE 1
  188. /*
  189. * Memory map
  190. */
  191. #define CONFIG_SYS_MBAR 0xF0000000
  192. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  193. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  194. /* Use SRAM until RAM will be available */
  195. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  196. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  197. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  198. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  199. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  200. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  201. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  202. # define CONFIG_SYS_RAMBOOT 1
  203. #endif
  204. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
  205. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
  206. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
  207. /*
  208. * Ethernet configuration
  209. */
  210. #define CONFIG_MPC5xxx_FEC 1
  211. #define CONFIG_MPC5xxx_FEC_MII100
  212. #define CONFIG_PHY_ADDR 0x00
  213. #define CONFIG_MII 1
  214. /*
  215. * GPIO configuration
  216. */
  217. #define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
  218. /*
  219. * Miscellaneous configurable options
  220. */
  221. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  222. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  223. #if defined(CONFIG_CMD_KGDB)
  224. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  225. #else
  226. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  227. #endif
  228. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  229. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  230. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  231. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  232. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  233. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  234. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  235. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  236. #if defined(CONFIG_CMD_KGDB)
  237. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  238. #endif
  239. /*
  240. * Various low-level settings
  241. */
  242. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  243. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  244. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  245. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  246. #define CONFIG_SYS_BOOTCS_CFG 0x00047801
  247. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  248. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  249. #define CONFIG_SYS_CS_BURST 0x00000000
  250. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  251. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  252. /*
  253. * IDE/ATA (supports IDE harddisk)
  254. */
  255. #undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
  256. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  257. #undef CONFIG_IDE_LED /* LED for ide not supported */
  258. #define CONFIG_IDE_RESET /* reset for ide supported */
  259. #define CONFIG_IDE_PREINIT
  260. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  261. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  262. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  263. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  264. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
  265. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
  266. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
  267. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  268. /*
  269. * Status LED
  270. */
  271. #define CONFIG_STATUS_LED /* Status LED enabled */
  272. #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
  273. #define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
  274. #ifndef __ASSEMBLY__
  275. typedef unsigned int led_id_t;
  276. #define __led_toggle(_msk) \
  277. do { \
  278. *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
  279. } while(0)
  280. #define __led_set(_msk, _st) \
  281. do { \
  282. if ((_st)) \
  283. *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
  284. else \
  285. *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
  286. } while(0)
  287. #define __led_init(_msk, st) \
  288. do { \
  289. *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
  290. } while(0)
  291. #endif /* __ASSEMBLY__ */
  292. #endif /* __CONFIG_H */