mucmc52.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * (C) Copyright 2008
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * (C) Copyright 2003-2005
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_MUCMC52 1 /* MUCMC52 board */
  35. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  36. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  37. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  38. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  39. #if (CONFIG_COMMANDS & CONFIG_SYS_CMD_KGDB)
  40. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  41. #endif
  42. #define CONFIG_BOARD_EARLY_INIT_R
  43. #define CONFIG_LAST_STAGE_INIT
  44. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  45. /*
  46. * Serial console configuration
  47. */
  48. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  49. #define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
  50. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  51. /* Partitions */
  52. #define CONFIG_DOS_PARTITION
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_DATE
  58. #define CONFIG_CMD_DISPLAY
  59. #define CONFIG_CMD_DHCP
  60. #define CONFIG_CMD_EEPROM
  61. #define CONFIG_CMD_FAT
  62. #define CONFIG_CMD_I2C
  63. #define CONFIG_CMD_DTT
  64. #define CONFIG_CMD_IDE
  65. #define CONFIG_CMD_MII
  66. #define CONFIG_CMD_NFS
  67. #define CONFIG_CMD_PCI
  68. #define CONFIG_CMD_PING
  69. #define CONFIG_CMD_SNTP
  70. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  71. #if (TEXT_BASE == 0xFFF00000) /* Boot low */
  72. # define CONFIG_SYS_LOWBOOT 1
  73. #endif
  74. /*
  75. * Autobooting
  76. */
  77. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  78. #define CONFIG_PREBOOT "echo;" \
  79. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  80. "echo"
  81. #undef CONFIG_BOOTARGS
  82. #define CONFIG_EXTRA_ENV_SETTINGS \
  83. "netdev=eth0\0" \
  84. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  85. "nfsroot=${serverip}:${rootpath}\0" \
  86. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  87. "addip=setenv bootargs ${bootargs} " \
  88. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  89. ":${hostname}:${netdev}:off panic=1\0" \
  90. "flash_nfs=run nfsargs addip;" \
  91. "bootm ${kernel_addr}\0" \
  92. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  93. "rootpath=/opt/eldk/ppc_82xx\0" \
  94. ""
  95. #define CONFIG_BOOTCOMMAND "run net_nfs"
  96. #define CONFIG_MISC_INIT_R 1
  97. /*
  98. * IPB Bus clocking configuration.
  99. */
  100. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  101. /*
  102. * I2C configuration
  103. */
  104. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  105. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  106. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  107. #define CONFIG_SYS_I2C_SLAVE 0x7F
  108. /*
  109. * EEPROM configuration
  110. */
  111. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  112. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  113. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  114. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  115. /*
  116. * RTC configuration
  117. */
  118. #define CONFIG_RTC_PCF8563
  119. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  120. /* I2C SYSMON (LM75) */
  121. #define CONFIG_DTT_LM81 1 /* ON Semi's LM75 */
  122. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  123. #define CONFIG_SYS_DTT_MAX_TEMP 70
  124. #define CONFIG_SYS_DTT_LOW_TEMP -30
  125. #define CONFIG_SYS_DTT_HYSTERESIS 3
  126. /*
  127. * Flash configuration
  128. */
  129. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  130. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
  131. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  132. #define CONFIG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
  133. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  134. (= chip selects) */
  135. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  136. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  137. #define CONFIG_FLASH_CFI_DRIVER
  138. #define CONFIG_SYS_FLASH_CFI
  139. #define CONFIG_SYS_FLASH_EMPTY_INFO
  140. #define CONFIG_SYS_FLASH_CFI_AMD_RESET
  141. /*
  142. * Environment settings
  143. */
  144. #define CONFIG_ENV_IS_IN_FLASH 1
  145. #define CONFIG_ENV_SIZE 0x4000
  146. #define CONFIG_ENV_SECT_SIZE 0x20000
  147. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  148. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  149. /*
  150. * Memory map
  151. */
  152. #define CONFIG_SYS_MBAR 0xF0000000
  153. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  154. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  155. #define CONFIG_SYS_DISPLAY_BASE 0x80600000
  156. #define CONFIG_SYS_STATUS1_BASE 0x80600200
  157. #define CONFIG_SYS_STATUS2_BASE 0x80600300
  158. #define CONFIG_SYS_PMI_UNI_BASE 0x80800000
  159. #define CONFIG_SYS_PMI_BROAD_BASE 0x80810000
  160. /* Settings for XLB = 132 MHz */
  161. #define SDRAM_DDR 1
  162. #define SDRAM_MODE 0x018D0000
  163. #define SDRAM_EMODE 0x40090000
  164. #define SDRAM_CONTROL 0x714f0f00
  165. #define SDRAM_CONFIG1 0x73722930
  166. #define SDRAM_CONFIG2 0x47770000
  167. #define SDRAM_TAPDELAY 0x10000000
  168. /* Use ON-Chip SRAM until RAM will be available */
  169. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  170. #ifdef CONFIG_POST
  171. /* preserve space for the post_word at end of on-chip SRAM */
  172. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  173. #else
  174. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  175. #endif
  176. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  177. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  178. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  179. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  180. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  181. # define CONFIG_SYS_RAMBOOT 1
  182. #endif
  183. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  184. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
  185. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  186. /*
  187. * Ethernet configuration
  188. */
  189. #define CONFIG_MPC5xxx_FEC 1
  190. #define CONFIG_MPC5xxx_FEC_MII100
  191. #define CONFIG_PHY_ADDR 0x00
  192. #define CONFIG_MII 1 /* MII PHY management */
  193. /*
  194. * GPIO configuration
  195. */
  196. #define CONFIG_SYS_GPS_PORT_CONFIG 0x8D550644
  197. /*use Hardware WDT */
  198. #define CONFIG_HW_WATCHDOG
  199. /*
  200. * Miscellaneous configurable options
  201. */
  202. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  203. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  204. #if (CONFIG_COMMANDS & CONFIG_SYS_CMD_KGDB)
  205. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  206. #else
  207. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  208. #endif
  209. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  210. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  211. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  212. /* Enable an alternate, more extensive memory test */
  213. #define CONFIG_SYS_ALT_MEMTEST
  214. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  215. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  216. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  217. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  218. /*
  219. * Enable loopw commando. This has only affect, if CONFIG_SYS_CMD_MEM is defined,
  220. * which is normally part of the default commands (CFV_CMD_DFL)
  221. */
  222. #define CONFIG_LOOPW
  223. /*
  224. * Various low-level settings
  225. */
  226. #if defined(CONFIG_MPC5200)
  227. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  228. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  229. #else
  230. #define CONFIG_SYS_HID0_INIT 0
  231. #define CONFIG_SYS_HID0_FINAL 0
  232. #endif
  233. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  234. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  235. #define CONFIG_SYS_BOOTCS_CFG 0x0004FB00
  236. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  237. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  238. /* 8Mbit SRAM @0x80100000 */
  239. #define CONFIG_SYS_CS1_START 0x80100000
  240. #define CONFIG_SYS_CS1_SIZE 0x00100000
  241. #define CONFIG_SYS_CS1_CFG 0x00019B00
  242. /* FRAM 32Kbyte @0x80700000 */
  243. #define CONFIG_SYS_CS2_START 0x80700000
  244. #define CONFIG_SYS_CS2_SIZE 0x00008000
  245. #define CONFIG_SYS_CS2_CFG 0x00019800
  246. /* Display H1, Status Inputs, EPLD @0x80600000 */
  247. #define CONFIG_SYS_CS3_START 0x80600000
  248. #define CONFIG_SYS_CS3_SIZE 0x00100000
  249. #define CONFIG_SYS_CS3_CFG 0x00019800
  250. /* PMI Unicast 32Kbyte @0x80800000 */
  251. #define CONFIG_SYS_CS6_START CONFIG_SYS_PMI_UNI_BASE
  252. #define CONFIG_SYS_CS6_SIZE 0x00008000
  253. #define CONFIG_SYS_CS6_CFG 0xFFFFF930
  254. /* PMI Broadcast 32Kbyte @0x80810000 */
  255. #define CONFIG_SYS_CS7_START CONFIG_SYS_PMI_BROAD_BASE
  256. #define CONFIG_SYS_CS7_SIZE 0x00008000
  257. #define CONFIG_SYS_CS7_CFG 0xFF00F930
  258. #define CONFIG_SYS_CS_BURST 0x00000000
  259. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  260. /*-----------------------------------------------------------------------
  261. * IDE/ATA stuff Supports IDE harddisk
  262. *-----------------------------------------------------------------------
  263. */
  264. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  265. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  266. #undef CONFIG_IDE_LED /* LED for ide not supported */
  267. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  268. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
  269. #define CONFIG_IDE_PREINIT 1
  270. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  271. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  272. /* Offset for data I/O */
  273. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  274. /* Offset for normal register accesses */
  275. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  276. /* Offset for alternate registers */
  277. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  278. /* Interval between registers */
  279. #define CONFIG_SYS_ATA_STRIDE 4
  280. #define CONFIG_ATAPI 1
  281. /*
  282. * PCI Mapping:
  283. * 0x40000000 - 0x4fffffff - PCI Memory
  284. * 0x50000000 - 0x50ffffff - PCI IO Space
  285. */
  286. #define CONFIG_PCI 1
  287. #define CONFIG_PCI_PNP 1
  288. #define CONFIG_PCI_SCAN_SHOW 1
  289. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  290. #define CONFIG_PCI_MEM_BUS 0x40000000
  291. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  292. #define CONFIG_PCI_MEM_SIZE 0x10000000
  293. #define CONFIG_PCI_IO_BUS 0x50000000
  294. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  295. #define CONFIG_PCI_IO_SIZE 0x01000000
  296. #define CONFIG_SYS_ISA_IO CONFIG_PCI_IO_BUS
  297. /*---------------------------------------------------------------------*/
  298. /* Display addresses */
  299. /*---------------------------------------------------------------------*/
  300. #define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
  301. #define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
  302. #endif /* __CONFIG_H */