km_arm.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * (C) Copyright 2009
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Prafulla Wadaskar <prafulla@marvell.com>
  5. *
  6. * (C) Copyright 2009
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * (C) Copyright 2010
  10. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  28. * MA 02110-1301 USA
  29. */
  30. #include <common.h>
  31. #include <i2c.h>
  32. #include <nand.h>
  33. #include <netdev.h>
  34. #include <miiphy.h>
  35. #include <asm/io.h>
  36. #include <asm/arch/kirkwood.h>
  37. #include <asm/arch/mpp.h>
  38. #include "../common/common.h"
  39. DECLARE_GLOBAL_DATA_PTR;
  40. /*
  41. * BOCO FPGA definitions
  42. */
  43. #define BOCO 0x10
  44. #define REG_CTRL_H 0x02
  45. #define MASK_WRL_UNITRUN 0x01
  46. #define MASK_RBX_PGY_PRESENT 0x40
  47. #define REG_IRQ_CIRQ2 0x2d
  48. #define MASK_RBI_DEFECT_16 0x01
  49. /* Multi-Purpose Pins Functionality configuration */
  50. u32 kwmpp_config[] = {
  51. MPP0_NF_IO2,
  52. MPP1_NF_IO3,
  53. MPP2_NF_IO4,
  54. MPP3_NF_IO5,
  55. MPP4_NF_IO6,
  56. MPP5_NF_IO7,
  57. MPP6_SYSRST_OUTn,
  58. MPP7_PEX_RST_OUTn,
  59. #if defined(CONFIG_SOFT_I2C)
  60. MPP8_GPIO, /* SDA */
  61. MPP9_GPIO, /* SCL */
  62. #endif
  63. #if defined(CONFIG_HARD_I2C)
  64. MPP8_TW_SDA,
  65. MPP9_TW_SCK,
  66. #endif
  67. MPP10_UART0_TXD,
  68. MPP11_UART0_RXD,
  69. MPP12_GPO, /* Reserved */
  70. MPP13_UART1_TXD,
  71. MPP14_UART1_RXD,
  72. MPP15_GPIO, /* Not used */
  73. MPP16_GPIO, /* Not used */
  74. MPP17_GPIO, /* Reserved */
  75. MPP18_NF_IO0,
  76. MPP19_NF_IO1,
  77. MPP20_GPIO,
  78. MPP21_GPIO,
  79. MPP22_GPIO,
  80. MPP23_GPIO,
  81. MPP24_GPIO,
  82. MPP25_GPIO,
  83. MPP26_GPIO,
  84. MPP27_GPIO,
  85. MPP28_GPIO,
  86. MPP29_GPIO,
  87. MPP30_GPIO,
  88. MPP31_GPIO,
  89. MPP32_GPIO,
  90. MPP33_GPIO,
  91. MPP34_GPIO, /* CDL1 (input) */
  92. MPP35_GPIO, /* CDL2 (input) */
  93. MPP36_GPIO, /* MAIN_IRQ (input) */
  94. MPP37_GPIO, /* BOARD_LED */
  95. MPP38_GPIO, /* Piggy3 LED[1] */
  96. MPP39_GPIO, /* Piggy3 LED[2] */
  97. MPP40_GPIO, /* Piggy3 LED[3] */
  98. MPP41_GPIO, /* Piggy3 LED[4] */
  99. MPP42_GPIO, /* Piggy3 LED[5] */
  100. MPP43_GPIO, /* Piggy3 LED[6] */
  101. MPP44_GPIO, /* Piggy3 LED[7], BIST_EN_L */
  102. MPP45_GPIO, /* Piggy3 LED[8] */
  103. MPP46_GPIO, /* Reserved */
  104. MPP47_GPIO, /* Reserved */
  105. MPP48_GPIO, /* Reserved */
  106. MPP49_GPIO, /* SW_INTOUTn */
  107. 0
  108. };
  109. #if defined(CONFIG_MGCOGE3UN)
  110. /*
  111. * Wait for startup OK from mgcoge3ne
  112. */
  113. int startup_allowed(void)
  114. {
  115. unsigned char buf;
  116. /*
  117. * Read CIRQ16 bit (bit 0)
  118. */
  119. if (i2c_read(BOCO, REG_IRQ_CIRQ2, 1, &buf, 1) != 0)
  120. printf("%s: Error reading Boco\n", __func__);
  121. else
  122. if ((buf & MASK_RBI_DEFECT_16) == MASK_RBI_DEFECT_16)
  123. return 1;
  124. return 0;
  125. }
  126. /*
  127. * mgcoge3un has always ethernet present. Its connected to the 6061 switch
  128. * and provides ICNev and piggy4 connections.
  129. */
  130. int ethernet_present(void)
  131. {
  132. return 1;
  133. }
  134. #else
  135. int ethernet_present(void)
  136. {
  137. uchar buf;
  138. int ret = 0;
  139. if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  140. printf("%s: Error reading Boco\n", __func__);
  141. return -1;
  142. }
  143. if ((buf & MASK_RBX_PGY_PRESENT) == MASK_RBX_PGY_PRESENT)
  144. ret = 1;
  145. return ret;
  146. }
  147. #endif
  148. int initialize_unit_leds(void)
  149. {
  150. /*
  151. * Init the unit LEDs per default they all are
  152. * ok apart from bootstat
  153. */
  154. uchar buf;
  155. if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  156. printf("%s: Error reading Boco\n", __func__);
  157. return -1;
  158. }
  159. buf |= MASK_WRL_UNITRUN;
  160. if (i2c_write(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
  161. printf("%s: Error writing Boco\n", __func__);
  162. return -1;
  163. }
  164. return 0;
  165. }
  166. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  167. void set_bootcount_addr(void)
  168. {
  169. uchar buf[32];
  170. unsigned int bootcountaddr;
  171. bootcountaddr = gd->ram_size - BOOTCOUNT_ADDR;
  172. sprintf((char *)buf, "0x%x", bootcountaddr);
  173. setenv("bootcountaddr", (char *)buf);
  174. }
  175. #endif
  176. int misc_init_r(void)
  177. {
  178. char *str;
  179. int mach_type;
  180. str = getenv("mach_type");
  181. if (str != NULL) {
  182. mach_type = simple_strtoul(str, NULL, 10);
  183. printf("Overwriting MACH_TYPE with %d!!!\n", mach_type);
  184. gd->bd->bi_arch_number = mach_type;
  185. }
  186. #if defined(CONFIG_MGCOGE3UN)
  187. char *wait_for_ne;
  188. wait_for_ne = getenv("waitforne");
  189. if (wait_for_ne != NULL) {
  190. if (strcmp(wait_for_ne, "true") == 0) {
  191. int cnt = 0;
  192. puts("NE go: ");
  193. while (startup_allowed() == 0) {
  194. udelay(200000);
  195. cnt++;
  196. if (cnt == 5)
  197. puts("wait\b\b\b\b");
  198. if (cnt == 10) {
  199. cnt = 0;
  200. puts(" \b\b\b\b");
  201. }
  202. }
  203. puts("OK\n");
  204. }
  205. }
  206. #endif
  207. initialize_unit_leds();
  208. set_km_env();
  209. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  210. set_bootcount_addr();
  211. #endif
  212. return 0;
  213. }
  214. int board_early_init_f(void)
  215. {
  216. u32 tmp;
  217. kirkwood_mpp_conf(kwmpp_config);
  218. /*
  219. * The FLASH_GPIO_PIN switches between using a
  220. * NAND or a SPI FLASH. Set this pin on start
  221. * to NAND mode.
  222. */
  223. tmp = readl(KW_GPIO0_BASE);
  224. writel(tmp | FLASH_GPIO_PIN , KW_GPIO0_BASE);
  225. tmp = readl(KW_GPIO0_BASE + 4);
  226. writel(tmp & (~FLASH_GPIO_PIN) , KW_GPIO0_BASE + 4);
  227. #if defined(CONFIG_SOFT_I2C)
  228. /* init the GPIO for I2C Bitbang driver */
  229. kw_gpio_set_valid(KM_KIRKWOOD_SDA_PIN, 1);
  230. kw_gpio_set_valid(KM_KIRKWOOD_SCL_PIN, 1);
  231. kw_gpio_direction_output(KM_KIRKWOOD_SDA_PIN, 0);
  232. kw_gpio_direction_output(KM_KIRKWOOD_SCL_PIN, 0);
  233. #endif
  234. #if defined(CONFIG_SYS_EEPROM_WREN)
  235. kw_gpio_set_valid(KM_KIRKWOOD_ENV_WP, 38);
  236. kw_gpio_direction_output(KM_KIRKWOOD_ENV_WP, 1);
  237. #endif
  238. return 0;
  239. }
  240. int board_init(void)
  241. {
  242. /*
  243. * arch number of board
  244. */
  245. gd->bd->bi_arch_number = MACH_TYPE_KM_KIRKWOOD;
  246. /* address of boot parameters */
  247. gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
  248. return 0;
  249. }
  250. #if defined(CONFIG_CMD_SF)
  251. int do_spi_toggle(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  252. {
  253. u32 tmp;
  254. if (argc < 2)
  255. return cmd_usage(cmdtp);
  256. if ((strcmp(argv[1], "off") == 0)) {
  257. printf("SPI FLASH disabled, NAND enabled\n");
  258. /* Multi-Purpose Pins Functionality configuration */
  259. kwmpp_config[0] = MPP0_NF_IO2;
  260. kwmpp_config[1] = MPP1_NF_IO3;
  261. kwmpp_config[2] = MPP2_NF_IO4;
  262. kwmpp_config[3] = MPP3_NF_IO5;
  263. kirkwood_mpp_conf(kwmpp_config);
  264. tmp = readl(KW_GPIO0_BASE);
  265. writel(tmp | FLASH_GPIO_PIN , KW_GPIO0_BASE);
  266. } else if ((strcmp(argv[1], "on") == 0)) {
  267. printf("SPI FLASH enabled, NAND disabled\n");
  268. /* Multi-Purpose Pins Functionality configuration */
  269. kwmpp_config[0] = MPP0_SPI_SCn;
  270. kwmpp_config[1] = MPP1_SPI_MOSI;
  271. kwmpp_config[2] = MPP2_SPI_SCK;
  272. kwmpp_config[3] = MPP3_SPI_MISO;
  273. kirkwood_mpp_conf(kwmpp_config);
  274. tmp = readl(KW_GPIO0_BASE);
  275. writel(tmp & (~FLASH_GPIO_PIN) , KW_GPIO0_BASE);
  276. } else {
  277. return cmd_usage(cmdtp);
  278. }
  279. return 0;
  280. }
  281. U_BOOT_CMD(
  282. spitoggle, 2, 0, do_spi_toggle,
  283. "En-/disable SPI FLASH access",
  284. "<on|off> - Enable (on) or disable (off) SPI FLASH access\n"
  285. );
  286. #endif
  287. int dram_init(void)
  288. {
  289. /* dram_init must store complete ramsize in gd->ram_size */
  290. /* Fix this */
  291. gd->ram_size = get_ram_size((volatile void *)kw_sdram_bar(0),
  292. kw_sdram_bs(0));
  293. return 0;
  294. }
  295. void dram_init_banksize(void)
  296. {
  297. int i;
  298. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  299. gd->bd->bi_dram[i].start = kw_sdram_bar(i);
  300. gd->bd->bi_dram[i].size = get_ram_size((long *)kw_sdram_bar(i),
  301. kw_sdram_bs(i));
  302. }
  303. }
  304. /* Configure and enable MV88E1118 PHY */
  305. void reset_phy(void)
  306. {
  307. char *name = "egiga0";
  308. if (miiphy_set_current_dev(name))
  309. return;
  310. /* reset the phy */
  311. miiphy_reset(name, CONFIG_PHY_BASE_ADR);
  312. }
  313. #if defined(CONFIG_HUSH_INIT_VAR)
  314. int hush_init_var(void)
  315. {
  316. ivm_read_eeprom();
  317. return 0;
  318. }
  319. #endif
  320. #if defined(CONFIG_BOOTCOUNT_LIMIT)
  321. void bootcount_store(ulong a)
  322. {
  323. volatile ulong *save_addr;
  324. volatile ulong size = 0;
  325. int i;
  326. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  327. size += gd->bd->bi_dram[i].size;
  328. }
  329. save_addr = (ulong*)(size - BOOTCOUNT_ADDR);
  330. writel(a, save_addr);
  331. writel(BOOTCOUNT_MAGIC, &save_addr[1]);
  332. }
  333. ulong bootcount_load(void)
  334. {
  335. volatile ulong *save_addr;
  336. volatile ulong size = 0;
  337. int i;
  338. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  339. size += gd->bd->bi_dram[i].size;
  340. }
  341. save_addr = (ulong*)(size - BOOTCOUNT_ADDR);
  342. if (readl(&save_addr[1]) != BOOTCOUNT_MAGIC)
  343. return 0;
  344. else
  345. return readl(save_addr);
  346. }
  347. #endif
  348. #if defined(CONFIG_SOFT_I2C)
  349. void set_sda(int state)
  350. {
  351. I2C_ACTIVE;
  352. I2C_SDA(state);
  353. }
  354. void set_scl(int state)
  355. {
  356. I2C_SCL(state);
  357. }
  358. int get_sda(void)
  359. {
  360. I2C_TRISTATE;
  361. return I2C_READ;
  362. }
  363. int get_scl(void)
  364. {
  365. return kw_gpio_get_value(KM_KIRKWOOD_SCL_PIN) ? 1 : 0;
  366. }
  367. #endif
  368. #if defined(CONFIG_SYS_EEPROM_WREN)
  369. int eeprom_write_enable(unsigned dev_addr, int state)
  370. {
  371. kw_gpio_set_value(KM_KIRKWOOD_ENV_WP, !state);
  372. return !kw_gpio_get_value(KM_KIRKWOOD_ENV_WP);
  373. }
  374. #endif