mx51evk.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx51_pins.h>
  26. #include <asm/arch/iomux.h>
  27. #include <asm/errno.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <i2c.h>
  30. #include <mmc.h>
  31. #include <fsl_esdhc.h>
  32. #include "mx51evk.h"
  33. DECLARE_GLOBAL_DATA_PTR;
  34. static u32 system_rev;
  35. struct io_board_ctrl *mx51_io_board;
  36. #ifdef CONFIG_FSL_ESDHC
  37. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  38. {MMC_SDHC1_BASE_ADDR, 1},
  39. {MMC_SDHC2_BASE_ADDR, 1},
  40. };
  41. #endif
  42. u32 get_board_rev(void)
  43. {
  44. return system_rev;
  45. }
  46. int dram_init(void)
  47. {
  48. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  49. gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
  50. PHYS_SDRAM_1_SIZE);
  51. return 0;
  52. }
  53. static void setup_iomux_uart(void)
  54. {
  55. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  56. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  57. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  58. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  59. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  60. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  61. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  62. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  63. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  64. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  65. }
  66. static void setup_iomux_fec(void)
  67. {
  68. /*FEC_MDIO*/
  69. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  70. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  71. /*FEC_MDC*/
  72. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  73. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  74. /* FEC RDATA[3] */
  75. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  76. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  77. /* FEC RDATA[2] */
  78. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  79. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  80. /* FEC RDATA[1] */
  81. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  82. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  83. /* FEC RDATA[0] */
  84. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  85. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  86. /* FEC TDATA[3] */
  87. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  88. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  89. /* FEC TDATA[2] */
  90. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  91. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  92. /* FEC TDATA[1] */
  93. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  94. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  95. /* FEC TDATA[0] */
  96. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  97. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  98. /* FEC TX_EN */
  99. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  100. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  101. /* FEC TX_ER */
  102. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  103. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  104. /* FEC TX_CLK */
  105. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  106. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  107. /* FEC TX_COL */
  108. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  109. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  110. /* FEC RX_CLK */
  111. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  112. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  113. /* FEC RX_CRS */
  114. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  115. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  116. /* FEC RX_ER */
  117. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  118. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  119. /* FEC RX_DV */
  120. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  121. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  122. }
  123. #ifdef CONFIG_FSL_ESDHC
  124. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  125. {
  126. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  127. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  128. *cd = readl(GPIO1_BASE_ADDR) & 0x01;
  129. else
  130. *cd = readl(GPIO1_BASE_ADDR) & 0x40;
  131. return 0;
  132. }
  133. int board_mmc_init(bd_t *bis)
  134. {
  135. u32 index;
  136. s32 status = 0;
  137. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  138. index++) {
  139. switch (index) {
  140. case 0:
  141. mxc_request_iomux(MX51_PIN_SD1_CMD,
  142. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  143. mxc_request_iomux(MX51_PIN_SD1_CLK,
  144. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  145. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  146. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  147. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  148. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  149. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  150. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  151. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  152. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  153. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  154. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  155. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  156. PAD_CTL_PUE_PULL |
  157. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  158. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  159. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  160. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  161. PAD_CTL_PUE_PULL |
  162. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  163. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  164. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  165. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  166. PAD_CTL_PUE_PULL |
  167. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  168. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  169. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  170. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  171. PAD_CTL_PUE_PULL |
  172. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  173. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  174. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  175. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  176. PAD_CTL_PUE_PULL |
  177. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  178. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  179. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  180. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  181. PAD_CTL_PUE_PULL |
  182. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  183. mxc_request_iomux(MX51_PIN_GPIO1_0,
  184. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  185. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  186. PAD_CTL_HYS_ENABLE);
  187. mxc_request_iomux(MX51_PIN_GPIO1_1,
  188. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  189. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  190. PAD_CTL_HYS_ENABLE);
  191. break;
  192. case 1:
  193. mxc_request_iomux(MX51_PIN_SD2_CMD,
  194. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  195. mxc_request_iomux(MX51_PIN_SD2_CLK,
  196. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  197. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  198. IOMUX_CONFIG_ALT0);
  199. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  200. IOMUX_CONFIG_ALT0);
  201. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  202. IOMUX_CONFIG_ALT0);
  203. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  204. IOMUX_CONFIG_ALT0);
  205. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  206. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  207. PAD_CTL_SRE_FAST);
  208. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  209. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  210. PAD_CTL_SRE_FAST);
  211. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  212. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  213. PAD_CTL_SRE_FAST);
  214. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  215. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  216. PAD_CTL_SRE_FAST);
  217. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  218. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  219. PAD_CTL_SRE_FAST);
  220. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  221. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  222. PAD_CTL_SRE_FAST);
  223. mxc_request_iomux(MX51_PIN_SD2_CMD,
  224. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  225. mxc_request_iomux(MX51_PIN_GPIO1_6,
  226. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  227. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  228. PAD_CTL_HYS_ENABLE);
  229. mxc_request_iomux(MX51_PIN_GPIO1_5,
  230. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  231. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  232. PAD_CTL_HYS_ENABLE);
  233. break;
  234. default:
  235. printf("Warning: you configured more ESDHC controller"
  236. "(%d) as supported by the board(2)\n",
  237. CONFIG_SYS_FSL_ESDHC_NUM);
  238. return status;
  239. }
  240. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  241. }
  242. return status;
  243. }
  244. #endif
  245. int board_init(void)
  246. {
  247. system_rev = get_cpu_rev();
  248. gd->bd->bi_arch_number = MACH_TYPE_MX51_BABBAGE;
  249. /* address of boot parameters */
  250. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  251. setup_iomux_uart();
  252. setup_iomux_fec();
  253. return 0;
  254. }
  255. int checkboard(void)
  256. {
  257. puts("Board: MX51EVK ");
  258. switch (system_rev & 0xff) {
  259. case CHIP_REV_3_0:
  260. puts("3.0 [");
  261. break;
  262. case CHIP_REV_2_5:
  263. puts("2.5 [");
  264. break;
  265. case CHIP_REV_2_0:
  266. puts("2.0 [");
  267. break;
  268. case CHIP_REV_1_1:
  269. puts("1.1 [");
  270. break;
  271. case CHIP_REV_1_0:
  272. default:
  273. puts("1.0 [");
  274. break;
  275. }
  276. switch (__raw_readl(SRC_BASE_ADDR + 0x8)) {
  277. case 0x0001:
  278. puts("POR");
  279. break;
  280. case 0x0009:
  281. puts("RST");
  282. break;
  283. case 0x0010:
  284. case 0x0011:
  285. puts("WDOG");
  286. break;
  287. default:
  288. puts("unknown");
  289. }
  290. puts("]\n");
  291. return 0;
  292. }